











25-07512

SN74AHCT1G00

SCLS316N - MARCH 1995-REVISED MARCH 2015

# SN74AHCT1G00 Single 2-Input Positive-NAND Gate

#### **Features**

- Operating Range of 4.5 V to 5.5 V
- Maximum tpd of 7.1 ns at 5 V
- Low Power Consumption, 10-µA Maximum I<sub>CC</sub>
- ±8-mA Output Drive at 5 V
- Inputs Are TTL-Voltage Compatible
- Latch-up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 1000-V Charged-Device Model (C101)

## 2 Applications

- **IP Phones**
- Notebook PCs
- **Printers**
- Access Control and Security
- Solar Inverters

## 3 Description

The SN74AHCT1G00 device\_performs the Boolean function  $Y = \overline{A \times B}$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

#### Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE    | BODY SIZE (NOM)   |  |  |
|---------------|------------|-------------------|--|--|
| SN74AHCT1G00  | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |
| SN/4AHC1 IG00 | SC-70 (5)  | 2.00 mm x 1.30 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)





#### **Table of Contents**

| 1 | Features 1                           |    | 8.1 Overview                                     | <mark>7</mark> |
|---|--------------------------------------|----|--------------------------------------------------|----------------|
| 2 | Applications 1                       |    | 8.2 Functional Block Diagram                     | 7              |
| 3 | Description 1                        |    | 8.3 Feature Description                          | 7              |
| 4 | Revision History2                    |    | 8.4 Device Functional Modes                      | 7              |
| 5 | Pin Configuration and Functions      | 9  | Application and Implementation                   | 8              |
| 6 | Specifications                       |    | 9.1 Application Information                      | 8              |
| U | 6.1 Absolute Maximum Ratings         |    | 9.2 Typical Application                          | 8              |
|   | 6.2 ESD Ratings                      | 10 | Power Supply Recommendations                     | 10             |
|   | 6.3 Recommended Operating Conditions | 11 | Layout                                           | 10             |
|   | 6.4 Thermal Information              |    | 11.1 Layout Guidelines                           | 10             |
|   | 6.5 Electrical Characteristics 4     |    | 11.2 Layout Example                              |                |
|   | 6.6 Switching Characteristics        | 12 | Device and Documentation Support                 |                |
|   | 6.7 Operating Characteristics        |    | 12.1 Trademarks                                  |                |
|   | 6.8 Typical Characteristics          |    | 12.2 Electrostatic Discharge Caution             | 11             |
| 7 | Parameter Measurement Information    |    | 12.3 Glossary                                    | 11             |
| 8 | Detailed Description 7               | 13 | Mechanical, Packaging, and Orderable Information | 11             |

## 4 Revision History

### Changes from Revision M (January 2003) to Revision N

Page

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section
 Deleted Ordering Information table.
 Extended operating temperature range to 125°C.

Submit Documentation Feedback



## 5 Pin Configuration and Functions

DBV or DCK Package 5-PIN SOT-23 OR SC-70 Top View



#### **Pin Functions**

|     | PIN             | 1/0 | DESCRIPTION |
|-----|-----------------|-----|-------------|
| NO. | NAME            | I/O | DESCRIPTION |
| 1   | Α               | I   | Input A     |
| 2   | В               | I   | Input B     |
| 3   | GND             | _   | Ground Pin  |
| 4   | Y               | 0   | Output Y    |
| 5   | V <sub>CC</sub> | _   | Power Pin   |

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                  |                             | MIN  | MAX | UNIT |  |  |  |
|------------------|--------------------------------------------------|-----------------------------|------|-----|------|--|--|--|
| $V_{CC}$         | Supply voltage                                   |                             | -0.5 | 7   | V    |  |  |  |
| VI               | Input voltage (2)                                | -0.5                        | 7    | V   |      |  |  |  |
| Vo               | Output voltage <sup>(2)</sup>                    |                             |      |     |      |  |  |  |
| I <sub>IK</sub>  | Input clamp current                              | V <sub>I</sub> < 0          |      | -20 | mA   |  |  |  |
| I <sub>OK</sub>  | Output clamp current                             | $V_O < 0$ or $V_O > V_{CC}$ | -20  | 20  | mA   |  |  |  |
| Io               | Continuous output current                        | $V_O = 0$ to $V_{CC}$       | -25  | 25  | mA   |  |  |  |
|                  | Continuous current through V <sub>CC</sub> or GN | D                           | -50  | 50  | mA   |  |  |  |
| T <sub>stg</sub> | Storage temperature                              |                             | -65  | 150 | °C   |  |  |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 1000  | V    |

<sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

Product Folder Links: SN74AHCT1G00

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    | MIN | MAX      | UNIT |
|-----------------|------------------------------------|-----|----------|------|
| $V_{CC}$        | Supply voltage                     | 4.5 | 5.5      | V    |
| $V_{IH}$        | High-level input voltage           | 2   |          | V    |
| $V_{IL}$        | Low-level Input voltage            |     | 0.8      | V    |
| $V_{I}$         | Input voltage                      | 0   | 5.5      | V    |
| Vo              | Output voltage                     | 0   | $V_{CC}$ | V    |
| I <sub>OH</sub> | High-level output current          |     | -8       | mA   |
| I <sub>OL</sub> | Low-level output current           |     | 8        | mA   |
| Δt/Δν           | Input transition rise or fall rate |     | 20       | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     | -40 | 125      | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs* (SCBA004).

#### 6.4 Thermal Information

|                      |                                              | SN74Al       |             |      |
|----------------------|----------------------------------------------|--------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | DCK (SC-70) | UNIT |
|                      |                                              | 5 PINS       | 5 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 208.2        | 287.6       |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 76.1         | 97.7        |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 52.5         | 65          | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 4            | 2           |      |
| ΨЈВ                  | Junction-to-board characterization parameter | 51.8         | 64.2        |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                       | TEST CONDITIONS                                                  | v               | T <sub>A</sub> = 25°C |     | −40°C to | 85°C | -40°C to 125°C |     | UNIT |      |
|---------------------------------|------------------------------------------------------------------|-----------------|-----------------------|-----|----------|------|----------------|-----|------|------|
| PARAMETER                       | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN                   | TYP | MAX      | MIN  | MAX            | MIN | MAX  | UNII |
| V                               | I <sub>OH</sub> = -50 μA                                         | 4.5 V           | 4.4                   | 4.5 |          | 4.4  |                | 4.4 |      | V    |
| $V_{OH}$                        | I <sub>OH</sub> = -8 mA                                          | 4.5 V           | 3.94                  |     |          | 3.8  |                | 3.8 |      | V    |
|                                 | I <sub>OL</sub> = 50 μA                                          | 4.5 V           |                       |     | 0.1      |      | 0.1            |     | 0.1  | V    |
| V <sub>OL</sub>                 | I <sub>OL</sub> = 8 mA                                           | 4.5 V           |                       |     | 0.36     |      | 0.44           |     | 0.44 | V    |
| I <sub>I</sub>                  | V <sub>I</sub> = 5.5 V or GND                                    | 0 V to 5.5 V    |                       |     | ±0.1     |      | ±1             |     | ±1   | μΑ   |
| I <sub>cc</sub>                 | $V_I = V_{CC}$ or GND,<br>$I_O = 0$                              | 5.5 V           |                       |     | 1        |      | 10             |     | 10   | μΑ   |
| ΔI <sub>CC</sub> <sup>(1)</sup> | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or<br>GND | 5.5 V           |                       |     | 1.35     |      | 1.5            |     | 1.5  | mA   |
| C <sub>i</sub>                  | $V_I = V_{CC}$ or GND                                            | 5 V             |                       | 2   | 10       |      | 10             |     | 10   | pF   |

Product Folder Links: SN74AHCT1G00

(1) This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>.

Submit Documentation Feedback



## 6.6 Switching Characteristics

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted) (see Figure 2)

|                  | FROM    | то       | LOAD                   | T <sub>A</sub> = 25 | 5°C | −40°C to | 85°C | −40°C to | 125°C |      |
|------------------|---------|----------|------------------------|---------------------|-----|----------|------|----------|-------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | CAPACITANCE            | TYP                 | MAX | MIN      | MAX  | MIN      | MAX   | UNIT |
| t <sub>PLH</sub> | A or B  | V        | C <sub>1</sub> = 15 pF | 5                   | 6.2 | 1        | 7.1  | 1        | 8     |      |
| t <sub>PHL</sub> | AOIB    | Ť        | O <sub>L</sub> = 15 pr | 5                   | 6.2 | 1        | 7.1  | 1        | 8     | ns   |
| t <sub>PLH</sub> | A or D  | V        | C 45 pF                | 5.5                 | 7.9 | 1        | 9    | 1        | 10    |      |
| t <sub>PHL</sub> | A or B  | Y        | $C_L = 15 pF$          | 5.5                 | 7.9 | 1        | 9    | 1        | 10    | ns   |

# 6.7 Operating Characteristics

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|                 | PARAMETER                     | TEST C   | CONDITIONS | TYP  | UNIT |
|-----------------|-------------------------------|----------|------------|------|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz  | 10.5 | рF   |

# 6.8 Typical Characteristics



Figure 1. TPD vs Temperature

Copyright © 1995–2015, Texas Instruments Incorporated



#### 7 Parameter Measurement Information



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq 3$  ns.  $t_f \leq 3$  ns.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuits and Voltage Waveforms

Submit Documentation Feedback



### 8 Detailed Description

#### 8.1 Overview

The SN74AHCT1G00 device performs the Boolean function  $Y = \overline{A \times B}$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

The device has TTL inputs that allow up translation from 3.3 V to 5 V. The inputs are high impedance when Vcc = 0 V.

#### 8.2 Functional Block Diagram



Figure 3. Logic Diagram (Positive Logic)

## 8.3 Feature Description

The device is ideal for operating in a 5-V logic system. The low propagation delay allows fast switching and higher speeds of operation. In addition, the low power consumption makes this device a good choice for portable and battery power-sensitive applications.

#### 8.4 Device Functional Modes

**Table 1. Function Table** 

| INP | UTS | OUTPUT |  |  |
|-----|-----|--------|--|--|
| Α   | В   | Y      |  |  |
| Н   | Н   | L      |  |  |
| L   | X   | Н      |  |  |
| X   | L   | Н      |  |  |

Product Folder Links: SN74AHCT1G00



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74AHCT1G00 is a low drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The TTL inputs can except voltages down to 3.3 V and translate up to 5 V.

#### 9.2 Typical Application



Figure 4. Typical Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so consider routing and load conditions to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- Recommended input conditions:
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in Recommended Operating Conditions.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- Recommended output conditions:
  - Load currents should not exceed 25 mA per output and 50 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.

Submit Documentation Feedback

Copyright © 1995–2015, Texas Instruments Incorporated



# **Typical Application (continued)**

# 9.2.3 Application Curves



Figure 5. Switching Characteristics Comparison



### 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Recommended Operating Conditions.

Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply. TI recommends a 0.1-μF capacitor and if there are multiple V<sub>CC</sub> terminals then TI recommends a 0.01-μF or 0.022-µF capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1 µF and 1 µF are commonly used in parallel. The bypass capacitor should be installed as close as possible to the power terminal for best results.

#### 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only three of the four buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub> whichever make more sense or is more convenient. Floating outputs is generally acceptable, unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the I.O's so they also cannot float when disabled.

#### 11.2 Layout Example



Figure 6. Layout Recommendation

Submit Documentation Feedback



### 12 Device and Documentation Support

#### 12.1 Trademarks

All trademarks are the property of their respective owners.

#### 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN74AHCT1G00





26-Sep-2018

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)        | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|-----------------------------|---------|
| 74AHCT1G00DBVRG4 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | B00G                        | Samples |
| 74AHCT1G00DBVTG4 | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | B00G                        | Samples |
| 74AHCT1G00DCKRE4 | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | BA3                         | Samples |
| 74AHCT1G00DCKRG4 | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | BA3                         | Samples |
| 74AHCT1G00DCKTG4 | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | BA3                         | Samples |
| SN74AHCT1G00DBVR | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | (B003, B00G, B00J,<br>B00S) | Samples |
| SN74AHCT1G00DBVT | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | (B003, B00G, B00S)          | Samples |
| SN74AHCT1G00DCK3 | ACTIVE | SC70         | DCK                | 5    | 3000           | Pb-Free<br>(RoHS)          | CU SNBI           | Level-1-260C-UNLIM | -40 to 85    | BAY                         | Samples |
| SN74AHCT1G00DCKR | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (BA3, BAG, BAJ, BA<br>S)    | Samples |
| SN74AHCT1G00DCKT | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (BA3, BAG, BAS)             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

26-Sep-2018

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 15-Sep-2018

## TAPE AND REEL INFORMATION





| - 1 | -  |                                                           |
|-----|----|-----------------------------------------------------------|
|     | A0 | Dimension designed to accommodate the component width     |
|     |    | Dimension designed to accommodate the component length    |
|     | K0 | Dimension designed to accommodate the component thickness |
|     | W  | Overall width of the carrier tape                         |
|     | D1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74AHCT1G00DBVRG4 | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| 74AHCT1G00DBVTG4 | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| 74AHCT1G00DCKRG4 | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| 74AHCT1G00DCKTG4 | SC70            | DCK                | 5    | 250  | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74AHCT1G00DBVR | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74AHCT1G00DBVR | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74AHCT1G00DBVR | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74AHCT1G00DBVT | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74AHCT1G00DBVT | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74AHCT1G00DBVT | SOT-23          | DBV                | 5    | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74AHCT1G00DCKR | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74AHCT1G00DCKR | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74AHCT1G00DCKT | SC70            | DCK                | 5    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74AHCT1G00DCKT | SC70            | DCK                | 5    | 250  | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 15-Sep-2018



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74AHCT1G00DBVRG4 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| 74AHCT1G00DBVTG4 | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| 74AHCT1G00DCKRG4 | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| 74AHCT1G00DCKTG4 | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74AHCT1G00DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74AHCT1G00DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74AHCT1G00DBVR | SOT-23       | DBV             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74AHCT1G00DBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74AHCT1G00DBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74AHCT1G00DBVT | SOT-23       | DBV             | 5    | 250  | 202.0       | 201.0      | 28.0        |
| SN74AHCT1G00DCKR | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74AHCT1G00DCKR | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74AHCT1G00DCKT | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74AHCT1G00DCKT | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated