

www.ti.com

SNOS515D - OCTOBER 2000 - REVISED MARCH 2013

# LM8272 Dual RRIO, High Output Current & Unlimited Cap Load Op Amp in Miniature Package

Check for Samples: LM8272

### **FEATURES**

( $V_S = 12V$ ,  $T_A = 25$ °C, Typical values unless specified).

- GBWP 15MHz
- Wide supply voltage range 2.5V to 24V
- Slew rate 15V/µs
- Supply current/channel 0.95mA
- Cap load tolerance Unlimited
- Output short circuit current ±130mA
- Output current (1V from rails) ±65mA
- Input common mode voltage 0.3V beyond rails
- Input voltage noise 15nV/√Hz
- Input current noise 1.4pA/√Hz

### **APPLICATIONS**

- TFT-LCD flat panel V<sub>COM</sub> driver
- A/D converter buffer
- High side/low side sensing
- Headphone amplifier

### DESCRIPTION

The LM8272 is a Rail-to-Rail input and output Op Amp which can operate with a wide supply voltage range. This device has high output current drive, greater than Rail-to-Rail input common mode voltage range, unlimited capacitive load drive capability while requiring only 0.95mA/channel supply current. It is specifically designed to handle the requirements of flat panel TFT panel  $V_{\text{COM}}$  driver applications as well as being suitable for other low power, and medium speed applications which require ease of use and enhanced performance over existing devices.

Greater than Rail-to-Rail input common mode voltage range with 50dB of Common Mode Rejection, allows high side and low side sensing, among many applications, without having any concerns over exceeding the range and no compromise in accuracy. Exceptionally wide operating supply voltage range of 2.5V to 24V alleviates any concerns over functionality under extreme conditions and offers flexibility of use in multitude of applications. In addition, most device parameters are insensitive to power supply variations; this design enhancement is yet another step in simplifying its usage.

The LM8272 is offered in the 8-pin VSSOP package.

# **Connection Diagram**



Figure 1. 8-Pin VSSOP Top View



Figure 2. Large Signal Step Response for Various Cap. Load



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



# **Absolute Maximum Ratings**(1)(2)

| ESD Tolerance                                     | 2KV <sup>(3)</sup><br>200V <sup>(4)</sup> |                                            |
|---------------------------------------------------|-------------------------------------------|--------------------------------------------|
| V <sub>IN</sub> Differential                      | +/-10V                                    |                                            |
| Output Short Circuit Duration                     | See <sup>(5)(6)</sup>                     |                                            |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) |                                           | 27V                                        |
| Voltage at Input/Output pins                      |                                           | V <sup>+</sup> +0.3V, V <sup>−</sup> −0.3V |
| Storage Temperature Range                         |                                           | −65°C to +150°C                            |
| Junction Temperature <sup>(7)</sup>               |                                           | +150°C                                     |
| Soldering Information:                            | Infrared or Convection (20 sec.)          | 235°C                                      |
|                                                   | Wave Soldering (10 sec.)                  | 260°C                                      |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Rating indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- 3) Human body model,  $1.5k\Omega$  in series with 100pF.
- (4) Machine Model, 0Ω is series with 200pF.
- (5) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
- (6) Output short circuit duration is infinite for VS ≤ 6V at room temperature and below. For VS 6V, allowable short circuit duration is 1.5ms.
- (7) The maximum power dissipation is a function of TJ(max), θJA, and TA. The maximum allowable power dissipation at any ambient temperature is PD = (TJ(max) TA)/ θJA. All numbers apply for packages soldered directly onto a PC board.

# **Operating Ratings**

| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> )            |             | 2.5V to 24V    |
|--------------------------------------------------------------|-------------|----------------|
| Junction Temperature Range <sup>(1)</sup>                    |             | −40°C to +85°C |
| Package Thermal Resistance, θ <sub>JA</sub> , <sup>(1)</sup> | 8-Pin VSSOP | 235C/W         |

<sup>(1)</sup> The maximum power dissipation is a function of TJ(max), θJA, and TA. The maximum allowable power dissipation at any ambient temperature is PD = (TJ(max) - TA)/ θJA. All numbers apply for packages soldered directly onto a PC board.

### **5V Electrical Characteristics**

Unless otherwise specified, all limited guaranteed for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = 0.5V$ ,  $V_O = V^+/2$ , and  $R_L > 1M\Omega$  to  $V^-$ . **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                             | Condition                                                   | Typ <sup>(1)</sup> | Limit <sup>(2)</sup> | Units     |
|--------------------|---------------------------------------|-------------------------------------------------------------|--------------------|----------------------|-----------|
| V <sub>OS</sub>    | Input Offset Voltage                  | $V_{CM} = 0.5V \& V_{CM} = 4.5V$                            | +/-0.7             | +/-5<br><b>+/- 7</b> | mV<br>max |
| TC V <sub>OS</sub> | Input Offset Average Drift            | $V_{CM} = 0.5V \& V_{CM} = 4.5V^{(3)}$                      | +/-2               | _                    | μV/°C     |
| I <sub>B</sub>     | Input Bias Current                    | See (4)                                                     | _                  | ±2.00<br>±2.70       | μA<br>max |
| I <sub>OS</sub>    | Input Offset Current                  |                                                             | 20                 | 250<br><b>400</b>    | nA<br>max |
| CMRR               | Common Mode Rejection Ratio           | V <sub>CM</sub> stepped from 0V to 5V                       | 80                 | 64<br><b>61</b>      | dB<br>min |
| +PSRR              | Positive Power Supply Rejection Ratio | V <sup>+</sup> from 4.5V to 13V                             | 100                | 78<br><b>74</b>      | dB<br>min |
| CMVR               | Input Common-Mode Voltage Range       | CMRR > 50dB                                                 | -0.3               | -0.1<br><b>0.0</b>   | V<br>max  |
|                    |                                       |                                                             | 5.3                | 5.1<br><b>5.0</b>    | V<br>min  |
| A <sub>VOL</sub>   | Large Signal Voltage Gain             | $V_O = 0.5$ to 4.5V, $R_L = 10k\Omega$ to V <sup>+</sup> /2 | 80                 | 64<br><b>60</b>      | dB<br>min |

- (1) Typical Values represent the most likely parametric norm.
- (2) All limits are guaranteed by testing or statistical analysis.
- 3) Offset voltage average drift determined by dividing the change in VOS at temperature extremes into the total temperature change.

(4) Positive current corresponds to current flowing into the device.



# **5V Electrical Characteristics (continued)**

Unless otherwise specified, all limited guaranteed for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = 0.5V$ ,  $V_O = V^+/2$ , and  $R_L > 1M\Omega$  to  $V^-$ . **Boldface** limits apply at the temperature extremes.

| Symbol           | Parameter                     | Condition                                                      | Typ <sup>(1)</sup> | Limit <sup>(2)</sup> | Units              |
|------------------|-------------------------------|----------------------------------------------------------------|--------------------|----------------------|--------------------|
| Vo               | Output Swing                  | $R_L = 10k\Omega$ to $V^-$                                     | 4.93               | 4.85                 | V                  |
|                  | High                          | I <sub>SOURCE</sub> = 5mA                                      | 4.85               | 4.70                 | min                |
|                  | Output Swing                  | $R_L = 10k\Omega$ to $V^+$                                     | 215                | 250                  | mV                 |
|                  | Low                           | I <sub>SINK</sub> = 5mA                                        | 300                | 350                  | max                |
| I <sub>SC</sub>  | Output Short Circuit Current  | Sourcing to $V^-$<br>$V_{ID} = 200 \text{mV}^{(5)}$            | 100                | _                    | A                  |
|                  |                               | Sinking to V <sup>+</sup><br>$V_{ID} = -200 \text{mV}^{(5)}$   | 100                | _                    | mA mA              |
| l <sub>OUT</sub> | Output Current                | $V_{ID} = \pm 200 \text{mV}$ , $V_{O} = 1 \text{V}$ from rails | ±55                | _                    | mA                 |
| I <sub>S</sub>   | Supply Current (Both Channel) | No load, V <sub>CM</sub> = 0.5V                                | 1.8                | 2.3<br><b>2.8</b>    | mA<br>max          |
| SR               | Slew Rate (6)                 | $A_V = +1, V_I = 5V_{PP}$                                      | 12                 | _                    | V/µs               |
| f <sub>u</sub>   | Unity Gain Frequency          | $V_I = 10 \text{mVp}, R_L = 2 \text{K}\Omega \text{ to V}^+/2$ | 7.5                | _                    | MHz                |
| GBWP             | Gain-Bandwidth Product        | f = 50KHz                                                      | 13                 | _                    | MHz                |
| Phi <sub>m</sub> | Phase Margin                  | $V_I = 10 \text{mVp}, R_L = 2 \text{k}\Omega \text{ to V}^+/2$ | 55                 | _                    | deg                |
| e <sub>n</sub>   | Input-Referred Voltage Noise  | $f = 2KHz$ , $R_S = 50\Omega$                                  | 15                 | _                    | nV/√ <del>Hz</del> |
| i <sub>n</sub>   | Input-Referred Current Noise  | f = 2KHz                                                       | 1.4                | _                    | pA/√ <del>Hz</del> |
| f <sub>max</sub> | Full Power Bandwidth          | $Z_{L} = (20pF    10k\Omega) \text{ to V}^{+}/2$               | 700                | _                    | KHz                |

<sup>(5)</sup> Short circuit test is a momentary test. Output short circuit duration is infinite for V<sub>S</sub> ≤ 6V at room temperature and below. For V<sub>S</sub> > 6V, allowable short circuit duration is 1.5ms.

### **12V Electrical Characteristics**

Unless otherwise specified, all limited guaranteed for  $T_J = 25^{\circ}C$ ,  $V^+ = 12V$ ,  $V^- = 0V$ ,  $V_{CM} = 6V$ ,  $V_O = 6V$ , and  $R_L > 1M\Omega$  to  $V^-$ . **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                             | Condition                                                   | Typ <sup>(1)</sup> | Limit <sup>(2)</sup>  | Units     |  |
|--------------------|---------------------------------------|-------------------------------------------------------------|--------------------|-----------------------|-----------|--|
| V <sub>OS</sub>    | Input Offset Voltage                  | V <sub>CM</sub> = 0.5V & V <sub>CM</sub> = 11.5V            | +/-0.7             | +/-7<br>+ <b>/-</b> 9 | mV<br>max |  |
| TC V <sub>OS</sub> | Input Offset Average Drift            | $V_{CM} = 0.5V \& V_{CM} = 11.5V^{(3)}$                     | +/-2               | _                     | μV/°C     |  |
| I <sub>B</sub>     | Input Bias Current                    | See <sup>(4)</sup>                                          | _                  | ±2.00<br>±2.80        | μA<br>max |  |
| I <sub>OS</sub>    | Input Offset Current                  |                                                             | 30                 | 275<br><b>550</b>     | nA<br>max |  |
| CMRR               | Common Mode Rejection Ratio           | V <sub>CM</sub> stepped from 0V to 12V                      | 88                 | 74<br><b>72</b>       | dB<br>min |  |
| +PSRR              | Positive Power Supply Rejection Ratio | V <sup>+</sup> from 4.5V to 13V, V <sub>CM</sub> = 0.5V     | 100                | 78<br><b>74</b>       | dB<br>min |  |
| -PSRR              | Negative Power Supply Rejection Ratio |                                                             | 85                 | _                     | dB        |  |
| CMVR               | Input Common-Mode Voltage Range       | CMRR > 50dB                                                 | -0.3               | -0.1<br><b>0</b>      | V<br>max  |  |
|                    |                                       |                                                             | 12.3               | 12.1<br><b>12.0</b>   | V<br>min  |  |
| A <sub>VOL</sub>   | Large Signal Voltage Gain             | $V_O = 1V$ to 11V<br>$R_L = 10k\Omega$ to V <sup>+</sup> /2 | 83                 | 74<br><b>70</b>       | dB<br>min |  |

Product Folder Links: LM8272

<sup>(6)</sup> Slew rate is the slower of the rising and falling slew rates. Connected as a Voltage Follower.

<sup>(1)</sup> Typical Values represent the most likely parametric norm.

<sup>(2)</sup> All limits are guaranteed by testing or statistical analysis.

<sup>3)</sup> Offset voltage average drift determined by dividing the change in VOS at temperature extremes into the total temperature change.

<sup>(4)</sup> Positive current corresponds to current flowing into the device.



# 12V Electrical Characteristics (continued)

Unless otherwise specified, all limited guaranteed for  $T_J = 25^{\circ}C$ ,  $V^+ = 12V$ ,  $V^- = 0V$ ,  $V_{CM} = 6V$ ,  $V_O = 6V$ , and  $R_L > 1M\Omega$  to  $V^-$ . **Boldface** limits apply at the temperature extremes.

| Symbol           | Parameter                        | Condition                                                                    | Typ <sup>(1)</sup> | Limit <sup>(2)</sup> | Units              |
|------------------|----------------------------------|------------------------------------------------------------------------------|--------------------|----------------------|--------------------|
| Vo               | Output Swing                     | $R_L$ 10kΩ to V <sup>+</sup> /2                                              | 11.8               | 11.7                 | V                  |
|                  | High                             | I <sub>SOURCE</sub> = 5mA                                                    | 11.6               | 11.5                 | min                |
|                  | Output Swing                     | $R_L = 10k\Omega$ to V <sup>+</sup> /2                                       | 0.25               | 0.3                  | V                  |
|                  | Low                              | I <sub>SINK</sub> = 5mA                                                      | .40                | .45                  | max                |
| I <sub>SC</sub>  | Output Short Circuit Current     | Sourcing to V <sup>-</sup><br>V <sub>ID</sub> = 200mV <sup>(5)</sup>         | 130                | 110                  | mA                 |
|                  |                                  | Sinking to $V^+$<br>$V_{ID} = 200 mV^{(5)}$                                  | 130                | 110                  | min                |
| I <sub>OUT</sub> | Output Current                   | $V_{ID} = \pm 200 \text{mV}$ , $V_{O} = 1 \text{V}$ from rails               | ±65                | _                    | mA                 |
| I <sub>S</sub>   | Supply Current (Both Channel)    | No load, V <sub>CM</sub> = 0.5V                                              | 1.9                | 2.4<br><b>2.9</b>    | mA<br>max          |
| SR               | Slew Rate (6)                    | $A_V = +1$ , $V_I = 10V_{PP}$ , $C_L = 10pF$                                 | 15                 | _                    | 1//                |
|                  |                                  | $A_V = +1$ , $V_I = 10V_{PP}$ , $C_L = 0.1\mu F$                             | 1                  | _                    | V/µs               |
| R <sub>OUT</sub> | Close Loop Output Resistance     | A <sub>V</sub> = +1, f = 100KHz                                              | 3                  | _                    | Ω                  |
| f <sub>u</sub>   | Unity Gain Frequency             | $V_I = 10 \text{mVp}, R_L = 2 \text{k}\Omega \text{ to V}^+/2$               | 8                  | _                    | MHz                |
| GBWP             | Gain-Bandwidth Product           | f = 50KHz                                                                    | 15                 | _                    | MHz                |
| Phi <sub>m</sub> | Phase Margin                     | $V_I = 10 \text{mVp}, R_L = 2 \text{k}\Omega \text{ to V}^+/2$               | 57                 | _                    | Deg                |
| GM               | Gain Margin                      | $V_I = 10 \text{mVp}$ , $R_L = 2 \text{k}\Omega$ to $V^+/2$                  | 20                 | _                    | dB                 |
| -3dB BW          | Small Signal -3db Bandwidth      | $A_V = +1$ , $R_L = 2k\Omega$ to $V^+/2$                                     | 12.5               | _                    |                    |
|                  |                                  | $A_V = +1$ , $R_L = 600\Omega$ to $V^+/2$                                    | 10.5               | _                    | MHz                |
|                  |                                  | $A_V = +10$ , $R_L = 600\Omega$ to $V^+/2$                                   | 1.0                | _                    |                    |
| e <sub>n</sub>   | Input-Referred Voltage Noise     | $f = 2KHz, R_S = 50\Omega$                                                   | 15                 | _                    | nV/√ <del>Hz</del> |
| i <sub>n</sub>   | Input-Referred Current Noise     | f = 2KHz                                                                     | 1.4                | _                    | pA/√ <del>Hz</del> |
| f <sub>max</sub> | Full Power Bandwidth             | $Z_L = (20pF    10k\Omega) \text{ to } V^+/2$                                | 300                | _                    | KHz                |
| THD+N            | Total Harmonic Distortion +Noise | $A_V = +2$ , $R_L = 2k\Omega$ to $V^+/2$<br>$V_O = 8V_{PP}$ , $V_S = \pm 5V$ | 0.02               | _                    | %                  |
| CT Rej.          | Cross-Talk Rejection             | $f = 5MHz$ , Driver $R_L = 10kΩ$ to V <sup>+</sup> /2                        | 68                 | _                    | dB                 |

<sup>(5)</sup> Short circuit test is a momentary test. Output short circuit duration is infinite for VS ≤ 6V at room temperature and below. For VS > 6V, allowable short circuit duration is 1.5ms.

Submit Documentation Feedback

Copyright © 2000–2013, Texas Instruments Incorporated

<sup>(6)</sup> Slew rate is the slower of the rising and falling slew rates. Connected as a Voltage Follower.



### **Typical Performance Characteristics**







 $V_{OS}$  vs.  $V_{S}$  for 3 Representative Units



Figure 7.



 $V_{OS}$  vs.  $V_{CM}$  for 3 Representative Units



 $V_{OS}$  vs.  $V_{S}$  for 3 Representative Units



Figure 8.



# Typical Performance Characteristics (continued) $V_{OS}$ vs. $V_{S}$ for 3 Representative Units













Figure 14.



### **Typical Performance Characteristics (continued)**



Figure 15.







Figure 16.



Closed Loop Frequency Response for Various Gains



Figure 20.



### **Typical Performance Characteristics (continued)**

### Closed Loop Frequency Response for Various Gains



Frequency (Hz) Figure 21.

# Closed Loop Frequency Response for Various Gains R<sub>L</sub>



Figure 22.

### Maximum Output Swing vs. Load (1% Distortion)



Figure 23.

### Maximum Output Swing vs. Frequency (1% Distortion)



Figure 24.

# Closed Loop Small Signal Frequency Response for Various $\overset{\phantom{.}}{C_L}$



Figure 25.

#### Overshoot vs. Cap Load 100 $V_S = \pm 5V, AV = +1$ 90 100mV<sub>PP</sub> STEP 80 70 Overshoot (%) 60 50 40 30 20 10 10p 100p 10n 100n 10μ 1n $1 \mu$ $C_{I}(F)$

Figure 26.



# **Typical Performance Characteristics (continued)**



Figure 27.



Step Response for Various Amplitudes





Figure 28.



Figure 30.





.001

10m



# Typical Performance Characteristics (continued) THD+N vs. Input Amplitude for Various Frequency Input Referee



 $V_{IN}(V_{PP})$  Figure 33.

100m



**Closed Loop Output Impedance vs. Frequency** 

5



Figure 35.



Figure 36.



#### APPLICATION NOTES

# BLOCK DIAGRAM AND OPERATIONAL DESCRIPTION A) INPUT STAGE:

As can be seen from the simplified schematic in Figure 37, the input stage consists of two distinct differential pairs (Q1-Q2 and Q3-Q4) in order to accommodate the full Rail-to-Rail input common mode voltage range. The voltage drop across R5, R6, R7 and R8 is kept to less than 200mV in order to allow the input to exceed the supply rails. Q13 acts as a switch to steer current away from Q3-Q4 and into Q1-Q2, as the input increases beyond 1.4 of V<sup>+</sup>. This in turn shifts the signal path from the bottom stage differential pair to the top one and causes a subsequent increase in the supply current.

In transitioning from one stage to another, certain input stage parameters ( $V_{OS}$ ,  $I_b$ ,  $I_{OS}$ ,  $e_n$ , and  $i_n$ ) are determined based on which differential pair is "on" at the time. Input Bias current,  $I_b$ , will change in value and polarity as the input crosses the transition region. In addition, parameter such as PSRR and CMRR which involve the input offset voltage will also be effected by changes in  $V_{CM}$  across the differential pair transition region.



Figure 37. Simplified Schematic Diagram

The input stage is protected with the combination of R9-R10 and D1, D2, D3 and D4 against differential input over-voltages. This fault condition could otherwise harm the differential pairs or cause offset voltage shift in case of prolonged over voltage. As shown in Figure 38, if this voltage reaches approximately  $\pm 1.4 \text{V}$  at 25°C, the diodes turn on and current flow is limited by the internal series resistors (R9 and R10). The Absolute Maximum Rating of  $\pm 10 \text{V}$  differential on  $\text{V}_{\text{IN}}$  still needs to be observed. With temperature variation, the point were the diodes turn on will change at the rate of  $5 \text{mV}/^{\circ}\text{C}$ 



Figure 38. Input Stage Current vs. Differential Input Voltage

# **B) OUTPUT STAGE:**

The output stage (see Figure 37) is comprised of complimentary NPN and PNP common-emitter stages to permit voltage swing to within a  $V_{ce(sat)}$  of either supply rail. Q9 supplies the sourcing and Q10 supplies the sinking current load. Output current limiting is achieved by limiting the  $V_{ce}$  of Q9 and Q10; using this approach to current limiting, alleviates the draw back to the conventional scheme which requires one  $V_{be}$  reduction in output swing.

The frequency compensation circuit includes Miller capacitors from collector to base of each output transistor (see Figure 37, C<sub>comp9</sub> and C<sub>comp10</sub>). At light capacitive loads, the high frequency gain of the output transistors is high, and the Miller effect increases the effective value of the capacitors thereby stabilizing the Op Amp. Large capacitive loads greatly decrease the high frequency gain of the output transistors thus lowering the effective internal Miller capacitance - the internal pole frequency increases at the same time a low frequency pole is created at the Op Amp output due to the large load capacitor. In this fashion, the internal dominant pole compensation, which works by reducing the loop gain to less than 0dB when the phase shift around the feedback loop is more than 180°, varies with the amount of capacitive load and becomes less dominant when the load capacitor has increased enough. Hence the Op Amp is very stable even at high values of load capacitance resulting in the uncharacteristic feature of stability under all capacitive loads.

### C) OUTPUT VOLTAGE SWING CLOSE TO V-:

The LM8272's output stage design allows voltage swings to within millivolts of either supply rail for maximum flexibility and improved useful range. Because of this design architecture, as can be seen from Figure 37 diagram, with Output approaching either supply rail, either Q9 or Q10 Collector-Base junction reverse bias will decrease. With output less than a  $V_{be}$  from either rail, the corresponding output transistor operates near saturation. In this mode of operation, the transistor will exhibit higher junction capacitance and lower  $f_t$  which will reduce Phase Margin. With the Noise Gain (NG = 1 + Rf/Rg, Rf & Rg are external gain setting resistors) of 2 or higher, there is sufficient Phase Margin that this reduction (in Phase Margin) is of no consequence. However, with lower Noise Gain (<2) and with less than 150mV voltage to the supply rail, if the output loading is light, the Phase Margin reduction could result in unwanted oscillations.

In the case of the LM8272, due to inherent architectural specifics, the oscillation occurs only with respect to Q10 when output swings to within 150mV of V $^-$ . However, if Q10 collector current is larger than its idle value of a few microamps, the Phase Margin loss becomes insignificant. In this case, 300 $\mu$ A is the required Q10 collector current to remedy this situation. Therefore, when all the aforementioned critical conditions are present at the same time (NG < 2, V<sub>OUT</sub> < 150mV from supply rails, & output load is light) it is possible to ensure stability by adding a load resistor to the output to provide the necessary Q10 minimum Collector Current (300 $\mu$ A).

For 12V (or  $\pm 6V$ ) operation, for example, add a  $39k\Omega$  resistor from the output to  $V^+$  to cause  $300\mu A$  output sinking current and ensure stability. This is equivalent to about 15% increase in total quiescent power dissipation.



#### DRIVING CAPACTIVE LOADS:

The LM8272 is specifically designed to drive unlimited capacitive loads without oscillations (see Settling Time and Slew Rate vs. Cap load plot, Figure 27). In addition, the output current handling capability of the device allows for good slewing characteristics even with large capacitive loads (Settling Time and Slew Rate vs. Cap Load plot). The combination of these features is ideal for applications such as TFT flat panel buffers, A/D converter input amplifiers, etc.

However, as in most Op Amps, addition of a series isolation resistor between the Op Amp and the capacitive load improves the settling and overshoot performance.

Output current drive is an important parameter when driving capacitive loads. This parameter will determine how fast the output voltage can change. Referring to the Settling Time and Slew Rate vs. Cap Load plot, (Figure 27), two distinct regions can be identified. Below about 10,000pF, the output Slew Rate is solely determined by the Op Amp's compensation capacitor value and available current into that capacitor. Beyond 10nF, the Slew Rate is determined by the Op Amp's available output current. An estimate of positive and negative slew rates for loads larger than 100nF can be made by dividing the short circuit current value by the capacitor.

### **ESTIMATING THE OUTPUT VOLTAGE SWING**

It is important to keep in mind that the steady state output current will be less than the current available when there is an input overdrive present. For steady state conditions, Figure 39 and Figure 40 plots can be used to predict the output swing. These plots also show several load lines corresponding to loads tied between the output and ground. In each case, the intersection of the device plot at the appropriate temperature with the load line would be the typical output swing possible for that load. For example, a  $600\Omega$  load can accommodate an output swing to within 100mV of V<sup>-</sup> and to 250mV of V<sup>+</sup> (V<sub>S</sub> =  $\pm5\text{V}$ ) corresponding to a typical  $9.65\text{V}_{PP}$  unclipped swing.



Figure 39. Steady State Output Sourcing Characteristics with Load Lines



Figure 40. Steady State Output Sinking Characteristics with Load Lines

### **OUTPUT SHORT CIRCUIT CURRENT AND DISSIPATION ISSUES:**

The LM8272 output stage is designed for maximum output current capability. Even though momentary output shorts to ground and either supply can be tolerated at all operating voltages, longer lasting short conditions can cause the junction temperature to rise beyond the absolute maximum rating of the device, especially at higher supply voltage conditions. Below supply voltage of 6V, output short circuit condition can be tolerated indefinitely.

With the Op Amp tied to a load, the device power dissipation consists of the quiescent power due to the supply current flow into the device, in addition to power dissipation due to the load current. The load portion of the power itself could include an average value (due to a DC load current) and an AC component. DC load current would flow if there is an output voltage offset, or the output AC average current is non-zero, or if the Op Amp operates in a single supply application where the output is maintained somewhere in the range of linear operation. Therefore:

 $P_{total} = P_{O} + P_{DC} + P_{AC}$ 

 $P_Q = I_S \cdot V_S$  Op Amp Quiescent Power Dissipation

 $P_{DC} = I_O \cdot (V_r - V_o)$  DC Load Power  $P_{AC} = \text{See Table 1 below}$  AC Load Power

### where:

• I<sub>S</sub>: Supply Current

- V<sub>S</sub>: Total Supply Voltage (V<sup>+</sup> V<sup>-</sup>)
- V<sub>O</sub>: Average Output Voltage
- V<sub>r</sub>: V<sup>+</sup> for sourcing and V<sup>-</sup> for sinking current

Table 1 below shows the maximum AC component of the load power dissipated by the Op Amp for standard Sinusoidal, Triangular, and Square Waveforms:

Table 1. Normalized AC Power Dissipated in the Output Stage for Standard Waveforms

| $P_{AC}\left(W.\Omega/V^2 ight)$ |                       |                         |  |  |  |  |  |  |
|----------------------------------|-----------------------|-------------------------|--|--|--|--|--|--|
| Sinusoidal Triangular Square     |                       |                         |  |  |  |  |  |  |
| $50.7 \times 10^{-3}$            | $46.9 \times 10^{-3}$ | 62.5 × 10 <sup>-3</sup> |  |  |  |  |  |  |



The table entries are normalized to  $V_S^2/R_L$ . To figure out the AC load current component of power dissipation, simply multiply the table entry corresponding to the output waveform by the factor  $V_S^2/R_L$ . For example, with  $\pm 12V$  supplies, a  $600\Omega$  load, and triangular waveform power dissipation in the output stage is calculated as:

$$P_{AC} = (46.9 \times 10^{-3}) \cdot [24^2/600] = 45.0 \text{mW}$$

### **OTHER APPLICATION HINTS:**

The use of supply decoupling is mandatory in most applications. As with most relatively high speed/high output current Op Amps, best results are achieved when each supply line is decoupled with two capacitors; a small value ceramic capacitor (~0.01µF) placed very close to the supply lead in addition to a large value Tantalum or Aluminum (> 4.7µF). The large capacitor can be shared by more than one device if necessary. The small ceramic capacitor maintains low supply impedance at high frequencies while the large capacitor will act as the charge "bucket" for fast load current spikes at the Op Amp output. The combination of these capacitors will provide supply decoupling and will help keep the Op Amp oscillation free under any load.

### LM8272 ADVANTAGES:

Compared to other Rail-to-Rail Input/Output devices, the LM8272 offers several advantages such as:

- Improved cross over distortion
- Nearly constant supply current throughout the output voltage swing range and close to either rail.
- Nearly constant Unity gain frequency (f<sub>u</sub>) and Phase Margin (Phi<sub>m</sub>) for all operating supplies and load conditions.
- No output phase reversal under input overload condition.

Product Folder Links: LM8272

Copyright © 2000-2013, Texas Instruments Incorporated



# **REVISION HISTORY**

| Changes from Revision C (March 2013) to Revision D |                                                    |  |    |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------|--|----|--|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 15 |  |  |  |  |

16

Product Folder Links: LM8272



# PACKAGE OPTION ADDENDUM

1-Nov-2013

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LM8272MM         | NRND   | VSSOP        | DGK     | 8    | 1000    | TBD                        | Call TI          | Call TI            | -40 to 85    | A60            |         |
| LM8272MM/NOPB    | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | A60            | Samples |
| LM8272MMX/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 3500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | A60            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

1-Nov-2013

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 23-Sep-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM8272MM       | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM8272MM/NOPB  | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM8272MMX/NOPB | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 23-Sep-2013



\*All dimensions are nominal

| 7 til difficilionalia di a fictioni di |              |                 |      |      |             |            |             |
|----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                 | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LM8272MM                               | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LM8272MM/NOPB                          | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LM8272MMX/NOPB                         | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>