

**LMH6611/LMH6612 Single Supply 345 MHz Rail-to-Rail Output Amplifiers**

**Check for Samples: [LMH6611](http://www.ti.com/product/lmh6611#samples), [LMH6612](http://www.ti.com/product/lmh6612#samples)**

- 
- 
- 
- 
- 
- 
- 
- **0.1 dB Bandwidth 45 MHz** performance ratio.
- **• Settling Time to 0.1% 67 ns**
- 
- 
- 
- 
- 
- 
- 

- 
- 
- 
- 
- 
- **• 1080i and 720p Analog Video Amplifier**
- **• STB, TV Video Amplifier**
- **• Video Switching and Muxing**

### **<sup>1</sup>FEATURES DESCRIPTION**

•  $V_s = 5V$ ,  $R_L = 1 k\Omega$ ,  $T_A = 25°C$  and  $A_V = +1$ , The LMH6611 (single, with shutdown) and LMH6612<br>Unless Otherwise Specified. (dual) are 345 MHz rail-to-rail output amplifiers (dual) are 345 MHz rail-to-rail output amplifiers consuming just 3.2 mA of quiescent current per **• Operating Voltage Range 2.7V to 11V** channel and designed to deliver high performance in **• Supply Current Per Channel 3.2 mA** power conscious single supply systems. The LMH6611 and LMH6612 have precision trimmed **• Small Signal Bandwidth 345 MHz** input offset voltages with low noise and low distortion **•• Open Loop Gain 103 dB**<br>**•• performance as required for high accuracy video, test**<br>**•• performance as required for high accuracy video, test**<br>**•• and measurement**, and communication applications. **• Input Offset Voltage (Limit at 25°C) ±1.5 mV** and measurement, and communication applications. **• Slew Rate 460 V/µs** The LMH6611 and LMH6612 are members of the PowerWise family and have an exceptional power-to-

With a trimmed input offset voltage of 0.022 mV and **• Settling Time to 0.01% <sup>100</sup> ns** <sup>a</sup> high open loop gain of <sup>103</sup> dB the LMH6611 and **• SFDR** (f = 100 kHz,  $A_V$  = 2,  $V_{OUT}$  = 2  $V_{PP}$ ) 102 LMH6612 meet the requirements of DC sensitive high speed applications such as low pass filtering in speed applications such as low pass filtering in baseband I and Q radio channels. These **• Low Voltage Noise 10 nV/√Hz** specifications combined with a 0.01% settling time of **•• Output current ±100 mA** 100 ns, a low noise of 10 nV/√Hz and better than 102<br>**CMVR −0.2V to 3.8V** dBc SEDR at 100 kHz make these amplifiers **• CMVR −0.2V to 3.8V** dBc SFDR at 100 kHz make these amplifiers **Rail-to-Rail Output** *COLLECTER <b>PARTICULARY* particularly suited to driving 10, 12 and 14-bit high speed ADCs. The 45 MHz 0.1 dB bandwidth  $(A<sub>V</sub> = 2)$ **• −40°C to +125°C Temperature Range** driving 2 V<sub>PP</sub> into 150Ω allows the amplifiers to be used as output drivers in 1080i and 720p HDTV **APPLICATIONS** applications.

**ADC Driver**<br> **•** The input common mode range extends from 200 mV<br> **DAC Buffer**<br> **•** below the negative supply rail up to 1.2V from the below the negative supply rail up to 1.2V from the positive rail. On a single 5V supply with a ground **• Active Filters** terminated 150Ω load the output swings to within 49 **• High Speed Sensor Amplifier** mV of the ground, while <sup>a</sup> mid-rail terminated <sup>1</sup> <sup>k</sup><sup>Ω</sup> load will swing to 77 mV of either rail.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Æ Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

ISTRUMENTS

#### SNOSB00J –NOVEMBER 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

#### **DESCRIPTION (CONTINUED)**

The amplifiers will operate on a 2.7V to 11V single supply or ±1.35V to ±5.5V split supply. The LMH6611 single is available in 6-Pin SOT and has an independent active low disable pin which reduces the supply current to 120 µA. The LMH6612 is available in 8-Pin SOIC. Both the LMH6611 and LMH6612 are available in −40°C to +125°C extended industrial temperature grade.

#### **Typical Application**





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **Absolute Maximum Ratings(1)(2)**



(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

(4) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)}) - T_A$ )  $\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

### **Operating Ratings(1)**



(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.

The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)}) - T_A$ )/  $\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.



#### **+3V Electrical Characteristics**

Unless otherwise specified, all limits are specified for T<sub>J</sub> = +25°C, V<sup>+</sup> = 3V, V<sup>-</sup> = 0V, V<sub>S</sub> = V<sup>+</sup> - V<sup>-</sup>, DISABLE = 3V, V<sub>CM</sub> = V<sub>O</sub> =  $V^+/2$ , A<sub>V</sub> = +1, R<sub>F</sub> = 0Ω, when A<sub>V</sub> ≠ +1 then R<sub>F</sub> = 560Ω, R<sub>L</sub> = 1 kΩ. **Boldface** limits apply at temperature extremes.<sup>(1)</sup>



(1) Boldface limits apply to temperature range of −40°C to 125°C

 $(2)$  Limits are 100% production tested at 25 $^{\circ}$ C. Limits over the operating temperature range are ensured through correlations using the Statistical Quality Control (SQC) method.

(3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(4) Voltage average drift is determined by dividing the change in  $V_{OS}$  by temperature change.

Copyright © 2007–2013, Texas Instruments Incorporated and Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB00J&partnum=LMH6611) Feedback 3

**STRUMENTS** 

**EXAS** 

#### **+3V Electrical Characteristics (continued)**

Unless otherwise specified, all limits are specified for T<sub>J</sub> = +25°C, V<sup>+</sup> = 3V, V<sup>-</sup> = 0V, V<sub>S</sub> = V<sup>+</sup> - V<sup>-</sup>, DISABLE = 3V, V<sub>CM</sub> = V<sub>O</sub> =  $V^+/2$ , A<sub>V</sub> = +1, R<sub>F</sub> = 0Ω, when A<sub>V</sub> ≠ +1 then R<sub>F</sub> = 560Ω, R<sub>L</sub> = 1 kΩ. **Boldface** limits apply at temperature extremes.<sup>[\(1\)](#page-7-0)</sup>



(5) Do not short circuit the output. Continuous source or sink currents larger than the  $I_{\text{OUT}}$  typical are not recommended as they may damage the part.

(6) This parameter is ensured by design and/or characterization and is not tested in production.



#### **+5V Electrical Characteristics**

Unless otherwise specified, all limits are specified for T<sub>J</sub> = +25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>S</sub> = V<sup>+</sup> - V<sup>-</sup>, DISABLE = 5V, V<sub>CM</sub> = V<sub>O</sub> = V<sup>+</sup>/2, A<sub>V</sub> = +1, R<sub>F</sub> = 0Ω, when A<sub>V</sub> ≠ +1 then R<sub>F</sub> = 560Ω, R<sub>L</sub> = 1 kΩ. **Boldface** limits apply at temperature extremes.



(1) Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlations using the Statistical Quality Control (SQC) method.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(3) Voltage average drift is determined by dividing the change in  $V_{OS}$  by temperature change.

Copyright © 2007–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB00J&partnum=LMH6611) Feedback 5

**STRUMENTS** 

**EXAS** 

#### **+5V Electrical Characteristics (continued)**

Unless otherwise specified, all limits are specified for T<sub>J</sub> = +25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>S</sub> = V<sup>+</sup> - V<sup>-</sup>, DISABLE = 5V, V<sub>CM</sub> = V<sub>O</sub> = V<sup>+</sup>/2, A<sub>V</sub> = +1, R<sub>F</sub> = 0Ω, when A<sub>V</sub> ≠ +1 then R<sub>F</sub> = 560Ω, R<sub>L</sub> = 1 kΩ. **Boldface** limits apply at temperature extremes.



(4) Do not short circuit the output. Continuous source or sink currents larger than the  $I_{\text{OUT}}$  typical are not recommended as they may damage the part.

(5) This parameter is ensured by design and/or characterization and is not tested in production.



#### **±5V Electrical Characteristics**

Unless otherwise specified, all limits are specified for T<sub>J</sub> = +25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = -5V, V<sub>s</sub> = V<sup>+</sup> – V<sup>-</sup>, DISABLE = 5V, V<sub>CM</sub> = V<sub>O</sub> = 0V, A<sub>V</sub> = +1, R<sub>F</sub> = 0Ω, when A<sub>V</sub> ≠ +1 then R<sub>F</sub> = 560Ω, R<sub>L</sub> = 1 kΩ. **Boldface** limits apply at temperature extremes.



(1) Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlations using the Statistical Quality Control (SQC) method.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(3) Voltage average drift is determined by dividing the change in  $V_{OS}$  by temperature change.

Copyright © 2007–2013, Texas Instruments Incorporated Texas Control Control Cubmit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB00J&partnum=LMH6611) Feedback 7

**STRUMENTS** 

**EXAS** 

### **±5V Electrical Characteristics (continued)**

Unless otherwise specified, all limits are specified for T<sub>J</sub> = +25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = -5V, V<sub>s</sub> = V<sup>+</sup> – V<sup>-</sup>, DISABLE = 5V, V<sub>CM</sub> = V<sub>O</sub> = 0V, A<sub>V</sub> = +1, R<sub>F</sub> = 0Ω, when A<sub>V</sub> ≠ +1 then R<sub>F</sub> = 560Ω, R<sub>L</sub> = 1 kΩ. **Boldface** limits apply at temperature extremes.



<span id="page-7-0"></span>(4) Do not short circuit the output. Continuous source or sink currents larger than the  $I_{\text{OUT}}$  typical are not recommended as they may damage the part.

(5) This parameter is ensured by design and/or characterization and is not tested in production.



### **Connection Diagram**









Copyright © 2007–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB00J&partnum=LMH6611) Feedback 9

Texas **NSTRUMENTS** 

























**Large Signal Frequency Response ±0.1 dB Gain Flatness for Various Supplies**





GAIN (dB)

**Typical Performance Characteristics (continued)** At T<sub>J</sub> = 25°C, A<sub>V</sub> = +1 (R<sub>F</sub> = 0Ω), otherwise R<sub>F</sub> = 560Ω for A<sub>V</sub> ≠ +1, unless otherwise specified.<br> **E0.1 dB Gain Flatness for Various Supplies**<br> **E0.1 dB Gain Flatness for ±0.1 dB Gain Flatness for Various Supplies ±0.1 dB Gain Flatness for Various Supplies (Gain = +2)** 0.3 0.3 3V,  $R_F = 510\Omega$ 0.2 3V 0.2 5V  $V_{\text{OUT}} = 1.5V$ nι 0.1 0.1 ┱╈  $\mathsf{C}$  $\Omega$  $\widehat{\mathbf{B}}$ NORMALIZED GAIN (dB) 1 | | | || ||<br>R<sub>F</sub> = 680 Ш  $||T||$ -0.1 -0.1 **VORMALIZED GAIN** 10V -0.2 -0.2  $V_{\text{OUT}} = 2V$   $\frac{1}{\sqrt{5}}V, R_F = 665s$ GAIN (dB) -0.3 -0.3  $V_{\text{OUT}}$  = 2V -0.4 -0.4 -0.5 -0.5 Ш -0.6 -0.6  $-0.7$ -0.7 A = +1  $\mathbf{I}$ ╫ -0.8 -0.8  $V_{\text{OUT}} = 2V$  $+2$ -0.9 -0.9  $R_L = 150 \Omega$  $R_1 = 150$ -1 -1.0 10 100 1000 1 10 100 1000 FREQUENCY MHz FREQUENCY (MHz) **Figure 15. Figure 16. Small Signal Frequency Response with Small Signal Frequency Response with Various Capacitive Load Capacitive Load and Various RISO** 9 9  $R_{\text{ISO}} = 10^{-4}$ CL = 10 pF 6 6  $\frac{1}{R}$   $\frac{1}{R}$   $\frac{1}{S}$   $\frac{1}{2}$   $\frac{1}{2}$  $C_L$  = 7 pF 3  $\prod R_{\text{ISO}} = 25$  $C_L = 5.5$  pF 3  $\Omega$  $3.3$  $\Box$ -3 GAIN (dB) GAIN (dB)  $\Omega$  $\pm 1$ -6 +  $\ln$ V  $= +2.5V$  $\mathsf{C}_\mathsf{L}$  = 2 pF -3  $V = -2.5V$ -9 +  $= +2.5V$ V  $Ay = +1$ -12 -6 -  $= -2.5V$ V  $V_{\text{OUT}} = 0.11$  $A = +1$  $-15$ -9  $C_L = 100$  pF  $V_{\text{OUT}} = 0.2$  $-18$  $R_L = 1 k\Omega$  $R_L = 1 k\Omega$ -21 -12 1 10 100 1000 1 10 100 1000 FREQUENCY (MHz) FREQUENCY (MHz) **Figure 17. Figure 18. HD2 and HD3 HD2 and HD3 vs. vs. Frequency and Supply Voltage Frequency and Load** 0 0  $V_{\text{OUT}} = 2 V_{\text{P}}$ +  $= +2.5V$ -10 -10 V  $R_L = 1 k\Omega$ -  $= -2.5V$ -20 -20 V A = +1 ШI -30 HD2 -30  $V_{OUT} = 2 V_{F}$ + ШI V  $= +2.5V$  $A = +1$ DISTORTION (dBc) -40 DISTORTION (dBc) -40 DISTORTION (dBc DISTORTION (dBc HD2 - HII  $-2.5V$ V -50 -50 + HD3 V  $= +5V$  $R_L = 150\Omega$ -60 -60  $v^*$  $25V$ V  $= -5V$ -70 -70 -  $51.5$ HD2 V -80 -80 -90 -90 H<sub>D3</sub> -100 -100 +  $51$  $HD3$  RL = 1 kΩ V -110 -110 V -  $= -5V$ ــا 120-<br>0.1  $-120$   $-120$  $10$ 0.1 1 10 50 0.1 1 10 50 1 10 FREQUENCY (MHz) FREQUENCY (MHz) **Figure 19. Figure 20.**













Texas **ISTRUMENTS** 



16 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB00J&partnum=LMH6611) Feedback Copyright © 2007–2013, Texas Instruments Incorporated



## **Typical Performance Characteristics (continued)**











**Figure 47. Figure 48.**

#### **Circuit for Negative (−) PSRR Measurement Frequency**





**Figure 45. Figure 46.**

**+PSRR** vs.<br>Frequency





#### Copyright © 2007–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB00J&partnum=LMH6611) Feedback 17

**EXAS ISTRUMENTS** 



18 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB00J&partnum=LMH6611) Feedback Copyright © 2007–2013, Texas Instruments Incorporated



# **Typical Performance Characteristics (continued)**

At T<sub>J</sub> = 25°C, A<sub>V</sub> = +1 (R<sub>F</sub> = 0 $\Omega$ ), otherwise R<sub>F</sub> = 560 $\Omega$  for A<sub>V</sub> ≠ +1, unless otherwise specified.<br>**Small Signal Step Response** Small Signa











**Figure 57. Figure 58.**







**Figure 61. Figure 62.**

**ISTRUMENTS** 

**EXAS** 









**Figure 63. Figure 64.**



20 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB00J&partnum=LMH6611) Feedback Copyright © 2007–2013, Texas Instruments Incorporated



#### **APPLICATION INFORMATION**

The LMH6611 and LMH6612 are based on proprietary VIP10 dielectrically isolated bipolar process. This device family architecture features the following:

- Complimentary bipolar devices with exceptionally high f<sub>t</sub> (~8 GHz) even under low supply voltage (2.7V) and low bias current.
- Common emitter push-push output stage. This architecture allows the output to reach within millivolts of either supply rail.
- Consistent performance with little variation from any supply voltage (2.7V 11V) for the most important specifications (e.g. BW, SR,  $I_{OUT}$ .)
- Significant power saving compared to competitive devices on the market with similar performance.

With 3V supplies and a common mode input voltage range that extends beyond either supply rail, the LMH6611 is well suited to many low voltage/low power applications. Even with 3V supplies, the −3 dB BW (at  $A_V = +1$ ) is typically 305 MHz.

The LMH6611 and LMH6612 are designed to avoid output phase reversal. With input overdrive, the output is kept near the supply rail (or as close to it as mandated by the closed loop gain setting and the input voltage). [Figure](#page-20-0) 66 shows the input and output voltage when the input voltage significantly exceeds the supply voltages.



**Figure 66. Input and Output Shown with CMVR Exceeded**

<span id="page-20-0"></span>If the input voltage range is exceeded by more than a diode drop beyond either rail, the internal ESD protection diodes will start to conduct. The current flow in these ESD diodes should be externally limited.

### **SHUTDOWN CAPABILITY AND TURN ON/OFF BEHAVIOR**

The LMH6611 can be shutdown by connecting the DISABLE pin to a voltage 0.5V below the supply midpoint which will reduce the supply current to typically 120 µA. The DISABLE pin is "active low" and can be connected through a resistor to V<sup>+</sup> or left floating for normal operation. Shutdown is specified when the DISABLE pin is 0.5V below the supply midpoint at any operating supply voltage and temperature. Typical turn on time is 20 ns and the turn off time is 60 ns.

In the shutdown mode, essentially all internal device biasing is turned off in order to minimize supply current flow and the output goes into high impedance mode. During shutdown, the input stage has an equivalent circuit as shown in [Figure](#page-21-0) 67.





**Figure 67. Input Equivalent Circuit During Shutdown**

<span id="page-21-0"></span>When the LMH6611 is shutdown, there may be current flow through the internal diodes shown, caused by input potential, if present. This current may flow through the external feedback resistor and result in an apparent output signal. In most shutdown applications the presence of this output is inconsequential. However, if the output is "forced" by another device, the other device will need to conduct the current described in order to maintain the output potential.

To keep the output at or near ground during shutdown when there is no other device to hold the output low, a switch using a transistor can be used to shunt the output to ground.

#### **SELECTION OF R<sup>F</sup> AND EFFECT ON STABILITY AND PEAKING**

The peaking of the LMH6611 depends on the value of the R<sub>E</sub>. From the graph shown in [Figure](#page-21-1) 68, as the R<sub>F</sub> value increases, the peaking increases.

For A<sub>V</sub> = 2, at R<sub>F</sub> = 1 kΩ, the -3 dB bandwidth is 113 MHz and peaking is about 0.6 dB whereas at R<sub>F</sub> = 665Ω, the −3 dB bandwidth is about 110 MHz and peaking is 0 dB.  $R_F$  and the input capacitance form a pole in the amplifier's response. If the time constant is too big, it will cause peaking and ringing.

Except for A<sub>V</sub> = 1 when R<sub>F</sub> should be 0 $\Omega$ , across all other gain settings it is recommended that R<sub>F</sub> remain between 500 $Ω$  and 1 k $Ω$  to ensure optimum performance.



<span id="page-21-1"></span>**Figure** 68. Closed Loop Gain vs. Frequency and  $R_F = R_G$ 





#### **MINIMIZING NOISE**

With a low input voltage noise of 10 nV/ $\sqrt{Hz}$  and an input current noise of 2 pA $\sqrt{Hz}$  the LMH6611 and LMH6612 are suitable for high accuracy applications. Still being able to reduce the frequency band of operation of the various noise sources (i.e. op amp noise voltage, resistor thermal noise, input noise current) can further improve the noise performance of a system. In a non-inverting amplifier configuration inserting a capacitor,  $C_G$ , in series with the gain setting resistor,  $R_G$ , will reduce the gain of the circuit below frequency,  $\bar{f} = 1/2\pi R_GC_G$ . This can be set to reduce the contribution of noise from the 1/f region. Alternatively applying a feedback capacitor,  $C_F$ , in parallel with the feedback resistor,  $R_F$ , will introduce a pole into your system at  $f = 1/2\pi R_F C_F$  and create a low pass filter. This filter can be set to reduce high frequency noise and harmonics. Finally remember to keep resistor values as small as possible for a given application in order to reduce resistor thermal noise.

### **POWER SUPPLY BYPASS**

Since the LMH6611 and LMH6612 are wide bandwidth amplifiers, proper power supply bypassing is critical for optimum performance. Improper power supply bypassing can result in large overshoot, ringing or oscillation. 0.1 μF capacitors should be connected from the supply pins, V<sup>+</sup> and V<sup>−</sup>, to ground, as close to the device as is practical. Additionally, a 10 μF electrolytic capacitor should be connected from both supply pins to ground reasonably close to the device. Finally, near the device a 0.1 μF ceramic capacitor between the supplies will provide the best harmonic distortion performance.

#### **INTERFACING HIGH PERFORMANCE OP AMPS WITH ADCs**

These amplifiers are designed for ease of use in a wide range of applications requiring high speed, low supply current, low noise, and the ability to drive complex ADC and video loads.

The source that drives the modern high resolution analog-to-digital converters (ADCs) sees a high frequency AC load and a DC load of a few hundred ohms or more. Thus, a high performance op amp with high input impedance of a few mega ohms and low output impedance would be an ideal choice as an input ADC driver. The LMH6611/LMH6612 have the low output impedance of 0.07 $\Omega$  at f = 1 MHz. The ADC driver acts as a buffer and a low pass filter to reduce the overall system noise. To utilize the full dynamic range of the ADC, the ADC input has to be driven to full scale input voltage.

As signals travel through the traces of a printed circuit board (PCB) and long cables, system noise accumulates in the signals and a differential ADC rejects any signals noise that appears as a common mode voltage. There are a couple of advantages to using differential signals rather than single-ended signals. First, differential signals double the dynamic range of the ADC and second, they offer better harmonic distortion performance. There are several ways to produce differential signals from a dual op amp configuration. One method is to utilize the singleended to differential conversion technique and the other is the differential to differential conversion technique. The first method requires a single input source and the second method requires differential input source.

A real world input source can have non-ideal impedance thus the buffer amplifier, with very low output impedance, is required to drive the input of the ADC. To minimize the droop in the input voltage, external shunt capacitance (C<sub>L</sub>) should be about ten times larger than the internal input capacitance of the ADC and external series resistance (R<sub>L</sub>) should be large enough to maintain the phase delay at the output of the op amp and hence maintain the stability (See [Figure](#page-24-0) 69). Most applications benefit from the inclusion of a series isolation resistor connected between the op amp output and ADC input. This series resistor helps to limit the output current of the op amp. The value chosen for this series resistor is very important, as a higher value will increase the load impedance seen by the op amp and improve the total harmonic distortion (THD) performance of the op amp; however, the ADC prefers a low impedance source driving it. Thus, the optimum value for this series resistor must be found so that it will offer the best performance in terms of THD, SNR and SFDR of the combined op amp and ADC.

#### **Important Specifications of Op Amp and ADC**

When interfacing an ADC with an op amp it is imperative to understand the specifications that are important to get the expected performance results. Modern ADC AC specifications such as THD, SNR, settling time and SFDR are critical for filtering, test and measurement, video and reconstruction applications. The high performance op amp's settling time, THD, and noise performance must be better than that of the ADC it is driving to maintain the proper system accuracy with minimal or no error.

Some system applications require low THD, low SFDR and wide dynamic range (SNR), whereas some system applications require high SNR and they may sacrifice THD and SFDR to focus on the noise performance.

Noise is a very important specification for both the op amp and the ADC. There are three main sources of noise that contribute to the overall performance of the ADC: Quantization noise, noise generated by the ADC itself (particularly at higher frequencies) and the noise generated by the application circuit. The impedance of the input source affects the noise performance of the op amp. Theoretically, an ADC's signal to noise ratio (SNR) can be found from the equation:

$$
SNR (in dB) = 6.02*N + 1.72 \tag{1}
$$

where N is the resolution of the ADC. For example, according to this equation a 12-bit ADC has an SNR of 74 dB. However, the practical SNR number would be about 72 dB. In order to achieve better SNR, the ADC driver noise should be as small as possible. The LMH6611/LMH6612 have the low voltage noise of only 10 nV/√Hz.

The combined settling time of the op amp and the ADC must be within 1 LSB. The 0.01% settling time of the LMH6611/LMH6612 is 100 ns.

The ADC driver's THD should be inherently lower than that of the ADC. The LMH6611/LMH6612 have an SFDR of 96 dBc at 2  $V_{PP}$  output and 1 MHz input frequency.

Signal to Noise and Distortion (SINAD) is a parameter which is the combination of the SNR and THD specifications. SINAD is defined as the RMS value of the output signal to the RMS value of all of the other spectral components below half the clock frequency, including harmonics but excluding DC. It can be calculated from SNR and THD according to the equation:

SINAD = 20 \* LOG 
$$
\sqrt{10^{10} + 10^{10}}
$$

Because SINAD compares all undesired frequency components with the input frequency, it is an overall measure of an ADC's dynamic performance. The following sections will discuss the three different ADC driver architectures in detail.

### **SINGLE TO SINGLE ADC DRIVER**

This architecture has a single-ended input source connected to the input of the op amp and the single-ended output of the op amp is then fed to the single-ended input of the ADC. The low noise of only 10 nV/√Hz and a wide bandwidth of 345 MHz make the LMH6611 an excellent choice for driving the 12-bit ADC121S101 500 KSPS to 1 MSPS ADC, which has a successive approximation architecture with internal sample and hold circuits. [Figure](#page-21-0) 67 shows the schematic of the LMH6611 in a 2nd order multiple-feedback with gain of −1 (inverting) configuration, driving an ADC121S101. The inverting configuration is preferred over the non-inverting configuration, as it offers more linear output response. [Table](#page-24-1) 1 shows the performance data of the LMH6611 combined with the ADC121S101. The ADC driver's cutoff frequency of 500 kHz is found from the equation:

$$
f_0 = \frac{1}{2\pi} \times \sqrt{\frac{1}{R_2 \times R_5 \times C_2 \times C_5}}
$$

The op amp's gain is set by the equation:

$$
GAIN = -\frac{R_2}{R_1}
$$

(2)

(3)

(4)





**Figure 69. Single to Single ADC Driver**



<span id="page-24-1"></span><span id="page-24-0"></span>

When the op amp and the ADC are using the same supply, it is important that both devices are well bypassed. A 0.1 µF ceramic capacitor and a 10 µF tantalum capacitor should be located as close as possible to each supply pin. A sample layout is shown in [Figure](#page-25-0) 70. The 0.1 µF capacitors (C13 and C6) and the 10 µF capacitors (C11 and C5) are located very close to the supply pins of the LMH6611 and the ADC121S101.

The following are recommendations for the design of PCB layout in order to obtain the optimum high frequency performance:

- Place ADC and amplifier as close together as possible.
- Put the supply bypassing capacitors as close as possible to the device  $\left\langle \langle 1^n \rangle \right\rangle$ .
- Utilize surface mount instead of through-hole components and ground and power planes.
- Keep the traces short where possible.
- Use terminated transmission lines for long traces.



**Figure 70. LMH6611 and ADC121S101 Layout**

#### <span id="page-25-0"></span>**SINGLE-ENDED TO DIFFERENTIAL ADC DRIVER**

The single-ended to differential ADC driver in [Figure](#page-21-1) 68 utilizes an LMH6612 dual op amp to buffer a singleended source to drive an ADC with differential inputs. One of the op amps is configured as a unity gain buffer that drives the inverting (IN−) input of the op amp U2 and non-inverting (IN+) input of the ADC121S625. U2 inverts the input signal and drives the inverting input of the ADC121S625. The ADC driver is configured for a gain of +2 to reduce the noise without sacrificing THD performance. The common mode voltage of 2.5V is set up at the non-inverting inputs of both op amps U1 and U2. This configuration produces differential  $\pm 2.5$  V<sub>PP</sub> output signals, when the single-ended input signal of 0 to  $V_{REF}$  is AC coupled into the non-inverting terminal of the op amp and each non-inverting terminal of the op amp is biased at the mid-scale of 2.5V. The two output RC antialiasing filters are used between both the outputs of U1 and U2 and the input of the ADC121S625 to minimize the effect of undesired high frequency noise coming from the input source. Each RC filter has the cutoff frequency of approximately 22 MHz.





**INSTRUMENTS** 

Texas



The performance of the LMH6612 with the ADC121S625 is shown in [Table](#page-26-0) 2.

<span id="page-26-0"></span>

#### **Table 2. Performance of the LMH6612 Combined with the ADC121S625**

#### **DIFFERENTIAL TO DIFFERENTIAL ADC DRIVER**

The LMH6612 dual op amp can be configured as a differential to differential ADC driver to buffer a differential source to a differential input ADC as shown in [Figure](#page-26-1) 72. The differential to differential ADC driver can be formed using two single to single ADC drivers. Each output from these drivers goes to a separate input of the differential ADC. Here, each single to single ADC driver uses the same components and is configured for a gain of -1 (inverting).





<span id="page-26-1"></span>The following table summarizes the performance of the LMH6612 combined with the ADC121S625 at two different frequencies. In order to utilize the full dynamic range of the ADC, the maximum input of 2.5  $V_{PP}$  is applied to the ADC input. [Figure](#page-27-0) 73 shows the FFT plot of the LMH6612 and ADC121S625 combination tested at  $f = 20$  kHz input frequency.

Copyright © 2007–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB00J&partnum=LMH6611) Feedback 27

# 2.5 72.2 72.2 −87.8 90.8 11.7 ADC121S625 @ f = 200 kHz



**Table 3. Performance of the LMH6612 Combined with the ADC121S625**

FFT

2.5 72.2 72.3 −87.7 92.1 11.7 ADC121S625 @ f = 20 kHz

**Amplifier SINAD SNR THD SFDR ENOB Notes**

**Output/ADC Input (dB) (dB) (dB) (dBc)**

<span id="page-27-0"></span>**Figure 73. The FFT Plot of Differential to Differential ADC Driver**

# **[LMH6611](http://www.ti.com/product/lmh6611?qgpn=lmh6611), [LMH6612](http://www.ti.com/product/lmh6612?qgpn=lmh6612)**

SNOSB00J –NOVEMBER 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**





#### **DC LEVEL SHIFTING**

Often a signal must be both amplified and level shifted while using a single supply for the op amp. The circuit in [Figure](#page-28-0) 74 can do both of these tasks. The procedure for specifying the resistor values is as follows.

- 1. Determine the input voltage.
- 2. Calculate the input voltage midpoint,  $V_{INMID} = V_{INMIN} + (V_{INMAX} V_{INMIN})/2$ .
- 3. Determine the output voltage needed.
- 4. Calculate the output voltage midpoint,  $V_{\text{OUTMID}} = V_{\text{OUTMIN}} + (V_{\text{OUTMAX}} V_{\text{OUTMIN}})/2$ .
- 5. Calculate the gain needed, gain =  $(V_{\text{OUTMAX}} V_{\text{OUTMIN}})/(V_{\text{INMAX}} V_{\text{INMIN}})$
- 6. Calculate the amount the voltage needs to be shifted from input to output,  $\Delta V_{\text{OUT}} = V_{\text{OUTMID}} -$  gain x V<sub>INMID</sub>.
- 7. Set the supply voltage to be used.
- 8. Calculate the noise gain, noise gain = gain +  $\Delta V_{\text{OUT}}/V_{\text{S}}$ .
- 9. Set  $R_F$ .
- 10. Calculate  $R_1$ ,  $R_1 = R_F / g$ ain.
- 11. Calculate  $R_2$ ,  $R_2 = R_F/(noise$  gain-gain).
- 12. Calculate  $R_G$ ,  $R_G = R_F/(noise gain 1)$ .

Check that both the V<sub>IN</sub> and V<sub>OUT</sub> are within the voltage ranges of the LMH6611.



**Figure 74. DC Level Shifting**

<span id="page-28-0"></span>The following example is for a  $V_{IN}$  of 0V to 1V with a  $V_{OUT}$  of 2V to 4V.

- 1.  $V_{IN} = 0V$  to 1V
- 2.  $V_{INMID} = 0V + (1V 0V)/2 = 0.5V$
- 3.  $V_{OUT} = 2V$  to 4V
- 4.  $V_{\text{OUTMID}} = 2V + (4V 2V)/2 = 3V$
- 5. Gain =  $(4V 2V)/(1V 0V) = 2$
- 6.  $\Delta V_{\text{OUT}} = 3V 2 \times 0.5V = 2$
- 7. For the example the supply voltage will be +5V.
- 8. Noise gain =  $2 + 2/5V = 2.4$
- 9.  $R_F = 2 k\Omega$
- 10.  $R_1 = 2 kΩ/2 = 1 kΩ$
- 11.  $R_2 = 2 k\Omega/(2.4-2) = 5 k\Omega$
- 12.  $R_G = 2 kΩ/(2.4 1) = 1.43 kΩ$

### **4 th ORDER MULTIPLE FEEDBACK LOW-PASS FILTER**

[Figure](#page-29-0) 75 shows the LMH6612 used as the amplifier in a multiple feedback low pass filter. This filter is set up to have a gain of +1 and a −3 dB point of 1 MHz. Values can be determined by using the WEBENCH<sup>®</sup> Active Filter Designer found at [www.ti.com/amplifiers](http://www.ti.com/lsds/ti/analog/amplifiersandlinears/amplifiersandlinears.page)



**Figure 75. 4 th Order Multiple Feedback Low-Pass Filter**

#### <span id="page-29-0"></span>**CURRENT SENSE AMPLIFIER AND OPTIMIZING ACCURACY IN PRECESION APPLICATIONS**

With it's rail-to-rail output capability, low  $V_{OS}$ , and low  $I_B$  the LMH6611 is an ideal choice for a current sense amplifier application. [Figure](#page-29-1) 76 shows the schematic of the LMH6611 set up in a low-side sense configuration which provides a conversion gain of 2V/A. Voltage error due to  $V_{OS}$  can be calculated to be  $V_{OS}$  x (1 + RF/R<sub>G</sub>) or 1.5 mV x 21 = 31.5 mV. Voltage error due to  $I_0$  is  $I_0$  x R<sub>F</sub> or 0.5 µA x 1 k $\Omega$  = 0.5 mV. Hence worst case total voltage error is 12.6 mV + 0.5 mV or 13.1 mV which translates into a current error of 13.1 mV/(2 V/A) = 6.55 mA.

This circuit employs DC source resistance matching at the two input terminals in order to minimize the output DC error caused by input bias current. Another technique to reduce output offset in a non-inverting amplifier configuration is to introduce a DC offset current into the inverting input of the amplifier. To ensure minimal impact on frequency response be sure to inject the DC offset current through large resistors. Conversely if optimizing an inverting amplifier configuration simply apply offset adjustment to the non-inverting input.



**Figure 76. Current Sense Amplifier**

<span id="page-29-1"></span>30 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB00J&partnum=LMH6611) Feedback Copyright © 2007–2013, Texas Instruments Incorporated



#### **TRANSIMPEDANCE AMPLIFIER**

By definition, a photodiode produces either a current or voltage output from exposure to a light source. A Transimpedance Amplifier (TIA) is utilized to convert this low-level current to a usable voltage signal. The TIA often will need to be compensated to insure proper operation.



**Figure 77. Photodiode Modeled with Capacitance Elements**

<span id="page-30-0"></span>[Figure](#page-30-0) 77 shows the LMH6611 modeled with photodiode and the internal op amp capacitances. The LMH6611 allows circuit operation of a low intensity light due to its low input bias current by using larger values of gain  $(R<sub>F</sub>)$ . The total capacitance  $(C_T)$  on the inverting terminal of the op amp includes the photodiode capacitance  $(C_{\text{PD}})$  and the input capacitance of the op amp  $(C_{N})$ . This total capacitance  $(C_{T})$  plays an important role in the stability of the circuit. The noise gain of this circuit determines the stability and is defined by:

$$
NG = \frac{1 + sR_F (C_T + C_F)}{1 + sC_F R_F}
$$
\n
$$
Where, f_Z \approx \frac{1}{2\pi R_F C_T} \text{ and } f_P = \frac{1}{2\pi R_F C_F}
$$
\n
$$
(6)
$$



**Figure 78. Bode Plot of Noise Gain Intersecting with Op Amp Open Loop Gain**

<span id="page-30-1"></span>[Figure](#page-30-1) 78 shows the bode plot of the noise gain intersecting the op amp open loop gain. With larger values of gain,  $C<sub>T</sub>$  and  $R<sub>F</sub>$  create a zero in the transfer function. At higher frequencies the circuit can become unstable due to excess phase shift around the loop.

A pole at f<sub>P</sub> in the noise gain function is created by placing a feedback capacitor (C<sub>F</sub>) across R<sub>F</sub>. The noise gain slope is flattened by choosing an appropriate value of  $C_F$  for optimum performance.

Copyright © 2007–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB00J&partnum=LMH6611) Feedback 31

**ISTRUMENTS** 

**FXAS** 

#### SNOSB00J –NOVEMBER 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

Theoretical expressions for calculating the optimum value of  $C_F$  and the expected −3 dB bandwidth are:

$$
C_{F} = \sqrt{\frac{C_{T}}{2\pi R_{F}(GBWP)}}
$$
\n
$$
f_{-3 dB} = \sqrt{\frac{GBWP}{2\pi R_{F}C_{T}}}
$$
\n(7)

<span id="page-31-0"></span>[Equation](#page-31-0) 8 indicates that the −3 dB bandwidth of the TIA is inversely proportional to the feedback resistor. Therefore, if the bandwidth is important then the best approach would be to have a moderate transimpedance gain stage followed by a broadband voltage gain stage.

[Table](#page-31-1) 4 shows the measurement results of the LMH6611 with different photodiodes having various capacitances (C<sub>PD</sub>) and a feedback resistance (R<sub>F</sub>) of 1 kΩ.

<span id="page-31-1"></span>

| $C_{PD}$ | $\mathtt{C_{T}}$ | $C_F$ CAL | $C_F$ used | 「−3 dB CAL | -3 dB MEAS | Peaking |
|----------|------------------|-----------|------------|------------|------------|---------|
| (pF)     | (pF)             | (pF)      | (pF)       | (MHz)      | (MHz)      | (dB)    |
| 22       | 24               | 5.42      | 5.6        | 29.3       | 27.1       | 0.5     |
| 47       | 49               | 7.75      |            | 20.5       | 21         | 0.5     |
| 100      | 102              | 11.15     | 12         | 14.2       | 15.2       | 0.5     |
| 222      | 224              | 20.39     | 18         | 9.6        | 10.7       | 0.5     |
| 330      | 332              | 20.2      | 22         | 7.9        | 9          | 0.8     |

**Table 4. TIA ([Figure](#page-20-0) 66) Compensation and Performance Results(1)**

(1) GBWP = 130 MHz,  $C_T = C_{PD} + C_{IN}$ ,  $C_{IN} = 2 pF$ ,  $V_S = \pm 2.5V$ 

[Figure](#page-31-2) 79 shows the frequency response for the various photodiodes in [Table](#page-31-1) 4.



**Figure 79. Frequency Response for Various Photodiode and Feedback Capacitors**

<span id="page-31-2"></span>When analyzing the noise at the output of the TIA, it is important to note that the various noise sources (i.e. op amp noise voltage, feedback resistor thermal noise, input noise current, photodiode noise current) do not all operate over the same frequency band. Therefore, when the noise at the output is calculated, this should be taken into account. The op amp noise voltage will be gained up in the region between the noise gain's zero and pole (f<sub>z</sub> and f<sub>P</sub> in [Figure](#page-30-1) 78). The higher the values of  $R_F$  and  $C_T$ , the sooner the noise gain peaking starts and therefore its contribution to the total output noise will be larger. It is advantageous to minimize  $C_{N}$  by proper choice of op amp or by applying a reverse bias across the diode but this will be at the expense of excess dark current and noise.



### **EVALUATION BOARD**

TI provides the following evaluation board as a guide for high frequency layout and as an aid in device testing and characterization. Many of the datasheet plots were measured with this board:



<span id="page-32-0"></span>This evaluation board can be shipped when a device sample request is placed.







#### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check<http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** Only one of markings shown within the brackets will appear on the physical device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com 19-Mar-2013

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

### **TAPE AND REEL INFORMATION**





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





Texas<br>Instruments

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-Mar-2013



\*All dimensions are nominal



DDC (R-PDSO-G6)

PLASTIC SMALL-OUTLINE



- А. All linear dimensions are in millimeters. This drawing is subject to change without notice. **B.** 
	- $C.$ Body dimensions do not include mold flash or protrusion.
	- D. Falls within JEDEC MO-193 variation AA (6 pin).



 $D (R-PDSO-G8)$ 

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- 6 Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated