# **8-BIT & 12-BIT PROGRAMMABLE PULSE GENERATORS**

**(SERIES 3D7608 & 3D7612: PARALLEL INTERFACE)**

- All-silicon, low-power CMOS technology
- TTL/CMOS compatible inputs and outputs
- Vapor phase, IR and wave solderable
- Programmable via latched parallel interface
- **Increment range:** 0.25ns through 800us
- **Pulse width tolerance:** 1% (See Table 1)
- **Supply current:** 8mA typical
- **Temperature stability:** ±1.5% max (-40C to 85C)
- **Vdd stability:** ±0.5% max (4.75V to 5.25V)

## **FUNCTIONAL DESCRIPTION**

The 3D7608 & 3D7612 devices are versatile 8- & 12-bit programmable monolithic pulse generators. A rising-edge on the trigger input (TRIG) initiates the pulse, which is presented on the output pins (OUT,OUTB). The pulse width, programmed via the parallel interface, can be varied over 255 (3D7608) or 4095 (3D7612) equal steps according to the formula:

 $t_{PW} = t_{inh} + addr * t_{inc}$ 

where addr is the programmed address,  $t_{inc}$  is the pulse width increment (equal to the device dash number), and  $t_{\text{inh}}$  is the inherent (address zero) pulse width. The device also offers a reset input (RES), which can be used to terminate the pulse before the programmed time has expired.

## **FEATURES PACKAGES / PINOUTS**

**data**



For mechanical dimensions, click [here](http://www.datadelay.com/datasheets/drawings.pdf). For package marking details, click [here.](http://www.datadelay.com/datasheets/marking.pdf)

## **PIN DESCRIPTIONS**



The all-CMOS 3D7608 & 3D7612 integrated circuits have been designed as reliable, economic alternatives to hybrid TTL pulse generators. The 3D7608 is offered in a standard 16-pin SOIC, and the 3D7612 is offered in a standard 20-pin SOL.



## **TABLE 1: PART NUMBER SPECIFICATIONS**



**NOTE: Any increment between 0.25ns and 800us (50us for the 12-bit generator) not shown is also available as a standard device.** 

**2008 Data Delay Devices**

## **3D7608 & 3D7612**

3

/®



## **APPLICATION NOTES**

#### **GENERAL INFORMATION**

Figure 1 illustrates the main functional blocks of the 3D7608 & 3D7612. Since these devices are CMOS designs, all unused input pins must be returned to well-defined logic levels, VDD or Ground.

The pulse generator architecture is comprised of a number of delay cells (for fine control) and an oscillator & counter (for coarse control). Each device is individually trimmed for maximum accuracy and linearity throughout the address range. The change in pulse width from one address setting to the next is called the *increment*, or LSB. It is nominally equal to the device dash number. The minimum pulse width, achieved by setting the address to zero, is called the *inherent pulse width*.

For best performance, it is essential that the power supply pin be adequately bypassed and filtered. In addition, the power bus should be of as low an impedance construction as possible. Power planes are preferred. Also, signal traces should be kept as short as possible.

### **PULSE WIDTH ACCURACY**

There are a number of ways of characterizing the pulse width accuracy of a programmable pulse generator. The first is the *differential nonlinearity* (DNL), also referred to as the increment error. It is defined as the deviation of the increment at a given address from its nominal value. For most dash numbers, the DNL is within 0.5 LSB at every address (see Table 1: Pulse Width Step).

The *integrated nonlinearity* (INL) is determined by first constructing the least-squares best fit straight line through the pulse-width-versusaddress data. The INL is then the deviation of a given width from this line. For all dash numbers, the INL is within 1.0 LSB at every address.

The *relative error* is defined as follows:

$$
e_{rel} = (t_{PW} - t_{inh}) - addr * t_{inc}
$$

where addr is the address,  $t_{PW}$  is the measured width at this address,  $t_{inh}$  is the measured inherent width, and  $t_{inc}$  is the nominal increment. It is very similar to the INL, but simpler to calculate. For most dash numbers, the relative

error is less than 1.0 LSB at every address (see Table 1).

The *absolute error* is defined as follows:

$$
e_{\text{abs}} = t_{\text{PW}} - (t_{\text{inh}} + \text{addr} * t_{\text{inc}})
$$

where  $t_{\text{inh}}$  is the nominal inherent delay. The absolute error is limited to 1.5 LSB or 3.0 ns, whichever is greater, at every address.

The *inherent pulse width error* is the deviation of the inherent width from its nominal value. It is limited to 2.0 ns from the nominal inherent pulse width of 14 ns.

#### **PULSE WIDTH STABILITY**

The characteristics of CMOS integrated circuits are strongly dependent on power supply and temperature. The 3D7608 & 3D7612 utilize novel compensation circuitry to minimize the performance variations induced by fluctuations in power supply and/or temperature.

With regard to stability, the output pulse width of the 3D7608 & 3D7612 at a given address, addr, can be split into two components: the *inherent pulse width* (t<sub>inh</sub>) and the *relative pulse width* (t<sub>PW</sub>)  $-$  t<sub>inh</sub>). These components exhibit very different stability coefficients, both of which must be considered in very critical applications.

The thermal coefficient of the relative pulse width is limited to  $\pm 250$  PPM/C, which is equivalent to a variation, over the -40C to 85C operating range, of  $\pm$ 1.5% from the room-temperature pulse width. This holds for all dash numbers. The thermal coefficient of the inherent pulse width is nominally +10ps/C for dash numbers less than 1, and +15ps/C for all other dash numbers.

The power supply sensitivity of the relative pulse width is  $\pm 0.5\%$  over the 4.75V to 5.25V operating range, with respect to the pulse width at the nominal 5.0V power supply. This holds for all dash numbers. The sensitivity of the inherent pulse width is nominally –1ps/mV for all dash numbers.

It should also be noted that the DNL is also adversely affected by thermal and supply variations, particularly at the MSL/LSB crossovers (ie, 63 to 64, 127 to 128, etc).

## **APPLICATION NOTES (CONT'D)**

#### **TRIGGER & RESET TIMING**

Figure 2 shows the timing diagram of the device when the reset input (RES) is not used. In this case, the pulse is triggered by the rising edge of the TRIG signal and ends at a time determined by the address loaded into the device. While the pulse is active, any additional triggers occurring are ignored. Once the pulse has ended, and after a short recovery time, the next trigger is recognized. Figure 3 shows the timing for the case where a reset is issued before the pulse has ended. Again, there is a short recovery time required before the next trigger can occur.

## **ADDRESS UPDATE**

The 3D7608/3D7612 can operate in one of two addressing modes. In the transparent mode (AE held high), the parallel address inputs must persist for the duration of the output pulse, in accordance with Figure 4. In the latched mode, the address data is stored internally, which allows the parallel inputs to be connected to a multi-purpose data bus. Timing for this mode is also shown in Figure 4.



**Figure 1: Functional block diagram**



**Figure 2: Timing Diagram (RES=0)**



**Figure 3: Timing Diagram (with reset)**

## **APPLICATION NOTES (CONT'D)**



**Figure 4: Address Update**

## **DEVICE SPECIFICATIONS**



## **TABLE 2: ABSOLUTE MAXIMUM RATINGS**

## **TABLE 3: DC ELECTRICAL CHARACTERISTICS**

(-40C to 85C, 4.75V to 5.25V)



where:  $C_{LD}$  = Average capacitance load/output (pf)  $O$  Output Load Capacitance ( $C_{LD}$ ) = 25 pf max F = Trigger frequency (GHz)

 $*_{\text{lop}}$ (Dynamic) = 2  $*$  C<sub>LD</sub>  $*$  V<sub>DD</sub>  $*$  F **Input Capacitance = 5 pf typical**<br>where: C<sub>LD</sub> = Average capacitance load/output (pf) Output Load Capacitance (C<sub>LD</sub>) = 25 pf max







## **TYPICAL APPLICATIONS**







**Figure 6: Programmable Delay Line**

## **SILICON DEVICE AUTOMATED TESTING**



#### **TEST CONDITIONS**

**NOTE:** The above conditions are for test only and do not in any way restrict the operation of the device.







**Figure 8: Timing Diagram**