

## **LM8261 Single**

### **RRIO, High Output Current & Unlimited Cap Load Op Amp in SOT23-5**

25-05718

### **General Description**

The LM8261 is a Rail-to-Rail input and output Op Amp which can operate with a wide supply voltage range. This device has high output current drive, greater than Rail-to-Rail input common mode voltage range, unlimited capacitive load drive capability, and provides tested and guaranteed high speed and slew rate while requiring only 0.97mA supply current. It is specifically designed to handle the requirements of flat panel TFT panel V $_{\rm COM}$  driver applications as well as being suitable for other low power, and medium speed applications which require ease of use and enhanced performance over existing devices.

Greater than Rail-to-Rail input common mode voltage range with 50dB of Common Mode Rejection, allows high side and low side sensing, among many applications, without having any concerns over exceeding the range and no compromise in accuracy. Exceptionally wide operating supply voltage range of 2.5V to 30V alleviates any concerns over functionality under extreme conditions and offers flexibility of use in multitude of applications. In addition, most device parameters are insensitive to power supply variations; this design enhancement is yet another step in simplifying its usage. The output stage has low distortion (0.05% THD+N) and can supply a respectable amount of current (15mA) with minimal headroom from either rail (300mV).

The LM8261 is offered in the space saving SOT23-5 package.

#### **Features**

( $V_S$  = 5V, T<sub>A</sub> = 25°C, Typical values unless specified).

■ GBWP 21MHz ■ Wide supply voltage range 2.5V to 30V ■ Slew rate 12V/µs ■ Supply current 0.97 mA<br>■ Cap load limit the control of the Unlimited Cap load limit<br>
Output short circuit current
about by the Host of the Host of Host and Host and Host and Host and Host and Ho<br>
Host and Host ■ Output short circuit current<br>■ ±5% Settling time  $400$ ns (500pF, 100mV<sub>PP</sub> step)<br>ge  $0.3V$  beyond rails ■ Input common mode voltage 0.3V beyond rails<br>■ Input voltage noise 15nV/ $\sqrt{Hz}$ ■ Input voltage noise 15nV/JHz<br>■ Input current noise 1pA/JHz ■ Input current noise 1pA/ $\sqrt{Hz}$  1pA/ $\sqrt{dz}$  1pA/ $\sqrt{dz}$  2005%  $THD+N$ 

### **Applications**

- $\blacksquare$  TFT-LCD flat panel V<sub>COM</sub> driver
- A/D converter buffer
- High side/low side sensing
- Headphone amplifier

### **Output Response with Heavy Capacitive Load**



### **Connection Diagram**



### **Ordering Information**



### **Absolute Maximum Ratings** (*[Note 1](#page-4-0)*)

**If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.**





#### **Operating Ratings**



#### **2.7V Electrical Characteristics** (*[Note 13](#page-4-0)*)

Unless otherwise specified, all limits guaranteed for T<sub>A</sub> = 25°C, V+ = 2.7V, V− = 0V, V<sub>CM</sub> = 0.5V, V<sub>O</sub> = V+/2, and RL > 1MΩ to V−. **Boldface** limits apply at the temperature extremes.





### **5V Electrical Characteristics** (*[Note 13](#page-4-0)*)

Unless otherwise specified, all limited guaranteed for T<sub>A</sub> = 25°C, V+ = 5V, V− = 0V, V<sub>CM</sub> = 1V, V<sub>O</sub> = V+/2, and RL > 1MΩ to V−. **Boldface** limits apply at the temperature extremes.





#### **±15V Electrical Characteristics** (*[Note 13](#page-4-0)*)

Unless otherwise specified, all limited guaranteed for  $T_A$  = 25°C, V+ = 15V, V- = -15V, V<sub>CM</sub> = 0V, V<sub>O</sub> = 0V, and RL > 1MΩ to 0V. **Boldface** limits apply at the temperature extremes.



<span id="page-4-0"></span>

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Rating indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. **Note 2:** Human Body Model is 1.5kΩ in series with 100pF.

**Note 3:** Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.

 $\sf Note\ 4:$  The maximum power dissipation is a function of  $T_{\sf J(max)}$ ,  $\theta_{\sf JA}$ , and  $T_{\sf A}.$  The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

**Note 5:** Typical Values represent the most likely parametric norm.

**Note 6:** All limits are guaranteed by testing or statistical analysis.

**Note 7:** Positive current corresponds to current flowing into the device.

**Note 8:** Slew rate is the slower of the rising and falling slew rates. Connected as a Voltage Follower.

**Note 9:** Machine Model, 0Ω is series with 200pF.

**Note 10:** Short circuit test is a momentary test. See Note 11.

Note 11: Output short circuit duration is infinite for V<sub>S</sub>  $\leq$  6V at room temperature and below. For V<sub>S</sub> > 6V, allowable short circuit duration is 1.5ms.

Note 12: Offset voltage average drift determined by dividing the change in V<sub>OS</sub> at temperature extremes into the total temperature change.

**Note 13:** Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub> > T<sub>A</sub>.

5 www.national.com

### **Typical Performance Characteristics** T<sub>A</sub> = 25°C, Unless Otherwise Noted



**LM8261**



10108431













**LM8261**













10108425





10108418

30

 $0<sup>1</sup>$ 

 $140°$ 

 $120^{\circ}$ 

 $100^{\circ}$ 

 $80^{\circ}$ 

 $40^{\circ}$ Phase

 $20^{\circ}$ 

 $0^{\circ}$ 

 $60^{\circ}$   $\odot$ 

10108405

100K









**+PSRR vs. Frequency**



**Output Voltage vs. Output Sourcing Current**





















**−SR vs. Cap Load**

10108450



**Settling Time vs. Error Voltage**











**Input Noise Voltage for Various V<sub>CM</sub>**<br>50  $V_{CM}$  $= 0.5V$  $V_S$  $=$  $2.7V$ 45 40 35 ϯϯϯϯϯϯϯ  $e_n$  (nV/ $\sqrt{Hz}$ )  $V_{CM}$  $= 2.6V$ 30  $11111$ 25  $20$  $= 0.2$ V<sub>СМ</sub>  $15$ ⊥Щ  $10$  $\mathbb{H}$ 5  $\mathbf 0$  $10$ 100  $1K$ 10K 100K Frequency (Hz) 10108413 **Input Noise Voltage vs. V<sub>CM</sub>** 50  $2.7V$ 45 40  $10Hz$ 35  $e_n$  (nV/ $\sqrt{Hz}$ ) 30 00 Hz 25 20 KH7 15  $10$  $00\,$ KHz  $10$  KHz 5  $\mathbf 0$  $0.5$  $1.5$  $\bf{0}$  $\overline{2}$  $2.5$  $\mathsf{V}_{\mathsf{CM}}$   $(\mathsf{V})$ 10108455 **THD+N vs. Frequency** 50 <del>. . . . . . . . .</del>  $\overline{\text{nm}}$ 20  $V_S = \pm 2.5V$  $\begin{array}{c}\n10 \\
10 \\
5 \\
2 \\
1\n\end{array}$  $A_V = +5$  $V_{IN}$  = 0.8  $V_{PP}$ ╫╫╫ ĦĦ  $R_L$  = 10 K $\Omega$  $0.5$ <br> $0.2$ THD + N  $(%)$ †††₩ ┼┼╫ ╫╫╫ ╪╪╪╪╬╫

10108423

100k

E LLI I

ĦĦ

─────

╅╅┪┪

 $10k$ 

 $0.1$ 

 $0.05$ <br> $0.02$ 

 $0.01$ 

0.005

0.002

 $0.001$ 

0.0005 0.0002

 $0.0001$ 

20

▦

╪╪╪╬╫

100

╪╪╫╫

 $1\,\mathrm{k}$ 

 $f(Hz)$ 



### <span id="page-13-0"></span>**Application Hints**

#### **BLOCK DIAGRAM AND OPERATIONAL DESCRIPTION**

#### **A) Input Stage**



**FIGURE 1. Simplified Schematic Diagram**

As can be seen from the simplified schematic in *Figure 1*, the input stage consists of two distinct differential pairs (Q1-Q2 and Q3-Q4) in order to accommodate the full Rail-to-Rail input common mode voltage range. The voltage drop across R5, R6, R7, and R8 is kept to less than 200mV in order to allow the input to exceed the supply rails. Q13 acts as a switch to steer current away from Q3-Q4 and into Q1-Q2, as the input increases beyond 1.4V of V+. This in turn shifts the signal path from the bottom stage differential pair to the top one and causes a subsequent increase in the supply current.

In transitioning from one stage to another, certain input stage parameters (V<sub>OS</sub>, I<sub>b</sub>, I<sub>OS</sub>, e<sub>n</sub>, and i<sub>n</sub>) are determined based on which differential pair is "on" at the time. Input Bias current,  $I_B$ , will change in value and polarity as the input crosses the transition region. In addition, parameters such as PSRR and CMRR which involve the input offset voltage will also be effected by changes in  $V_{CM}$  across the differential pair transition region.

The input stage is protected with the combination of R9-R10 and D1, D2, D3, and D4 against differential input over-voltages. This fault condition could otherwise harm the differential pairs or cause offset voltage shift in case of prolonged over voltage. As shown in *[Figure 2](#page-14-0)*, if this voltage reaches approximately ±1.4V at 25°C, the diodes turn on and current flow is limited by the internal series resistors (R9 and R10). The Absolute Maximum Rating of  $\pm 10V$  differential on  $V_{\text{IN}}$  still needs to be observed. With temperature variation, the point were the diodes turn on will change at the rate of 5mV/°C.

<span id="page-14-0"></span>

**FIGURE 2. Input Stage Current vs. Differential Input Voltage**

#### **B) Output Stage**

The output stage *[Figure 1](#page-13-0)* is comprised of complementary NPN and PNP common-emitter stages to permit voltage swing to within a  $V_{CE(SAT)}$  of either supply rail. Q9 supplies the sourcing and Q10 supplies the sinking current load. Output current limiting is achieved by limiting the  $V_{CE}$  of Q9 and Q10; using this approach to current limiting, alleviates the draw back to the conventional scheme which requires one  $V_{BE}$  reduction in output swing.

The frequency compensation circuit includes Miller capacitors from collector to base of each output transistor (see *[Figure](#page-13-0)*  $1, C_{\text{comp9}}$  $1, C_{\text{comp9}}$  and  $C_{\text{comp10}}$ ). At light capacitive loads, the high frequency gain of the output transistors is high, and the Miller effect increases the effective value of the capacitors thereby stabilizing the Op Amp. Large capacitive loads greatly decrease the high frequency gain of the output transistors thus lowering the effective internal Miller capacitance - the internal pole frequency increases at the same time a low frequency pole is created at the Op Amp output due to the large load capacitor. In this fashion, the internal dominant pole compensation, which works by reducing the loop gain to less than 0dB when the phase shift around the feedback loop is more than 180°C, varies with the amount of capacitive load and becomes less dominant when the load capacitor has increased enough. Hence the Op Amp is very stable even at high values of load capacitance resulting in the uncharacteristic feature of stability under all capacitive loads.

#### **DRIVING CAPACITIVE LOADS**

The LM8261 is specifically designed to drive unlimited capacitive loads without oscillations (See Settling Time and Percent Overshoot vs. Cap Load plots in the typical performance characteristics section). In addition, the output current handling capability of the device allows for good slewing characteristics even with large capacitive loads (see Slew Rate vs. Cap Load plots). The combination of these features is ideal for applications such as TFT flat panel buffers, A/D converter input amplifiers, etc.

However, as in most Op Amps, addition of a series isolation resistor between the Op Amp and the capacitive load improves the settling and overshoot performance.

Output current drive is an important parameter when driving capacitive loads. This parameter will determine how fast the output voltage can change. Referring to the Slew Rate vs. Cap Load Plots (typical performance characteristics section), two distinct regions can be identified. Below about 10,000pF, the output Slew Rate is solely determined by the Op Amp's compensation capacitor value and available current into that capacitor. Beyond 10nF, the Slew Rate is determined by the Op Amp's available output current. Note that because of the lower output sourcing current compared to the sinking one, the Slew Rate limit under heavy capacitive loading is determined by the positive transitions. An estimate of positive and negative slew rates for loads larger than 100nF can be made by dividing the short circuit current value by the capacitor.

For the LM8261, the available output current increases with the input overdrive. Referring to *Figure 3* and *Figure 4*, Output Short Circuit Current vs. Input Overdrive, it can be seen that both sourcing and sinking short circuit current increase as input overdrive increases. In a closed loop amplifier configuration, during transient conditions while the fed back output has not quite caught up with the input, there will be an overdrive imposed on the input allowing more output current than would normally be available under steady state condition. Because of this feature, the Op Amp's output stage quiescent current can be kept to a minimum, thereby reducing power consumption, while enabling the device to deliver large output current when the need arises (such as during transients).



10108457

**FIGURE 3. Output Short Circuit Sourcing Current vs. Input Overdrive**



#### **FIGURE 4. Output Short Circuit Sinking Current vs. Input Overdrive**

*[Figure 5](#page-15-0)* shows the output voltage, output current, and the resulting input overdrive with the device set for  $A_V = +1$  and the input tied to a  $1V_{\text{PP}}$  step function driving a 47nF capacitor. As can be seen, during the output transition, the input over<span id="page-15-0"></span>drive reaches 1V peak and is more than enough to cause the output current to increase to its maximum value (see *[Figure](#page-14-0) [3](#page-14-0)* and *[Figure 4](#page-14-0)* plots). Note that because of the larger output sinking current compared to the sourcing one, the output negative transition is faster than the positive one.





**FIGURE 7. Output Sinking Characteristics with Load Lines**

**FIGURE 5. Buffer Amplifier scope photo**

#### **ESTIMATING THE OUTPUT VOLTAGE SWING**

It is important to keep in mind that the steady state output current will be less than the current available when there is an input overdrive present. For steady state conditions, the Output Voltage vs. Output Current plot (Typical Performance Characteristics section) can be used to predict the output swing. *Figure 6* and *Figure 7* show this performance along with several load lines corresponding to loads tied between the output and ground. In each cases, the intersection of the device plot at the appropriate temperature with the load line would be the typical output swing possible for that load. For example, a 1KΩ load can accommodate an output swing to within 250mV of V<sup>-</sup> and to 330mV of V+ (V<sub>S</sub> = ±15V) corresponding to a typical  $29.3V_{PP}$  unclipped swing.



10108460

**FIGURE 6. Output Sourcing Characteristics with Load Lines**

#### **TFT APPLICATIONS**

*Figure 8* below, shows a typical application where the LM8261 is used as a buffer amplifier for the  $V_{COM}$  signal employed in a TFT LCD flat panel:



**FIGURE 8. V<sub>COM</sub>** Driver Application Schematic

*Figure 9* shows the time domain response of the amplifier when used as a  $V<sub>COM</sub>$  buffer/driver with  $V<sub>REF</sub>$  at ground. In this application, the Op Amp loop will try and maintain its output voltage based on the voltage on its non-inverting input  $(V<sub>BFF</sub>)$  despite the current injected into the TFT simulated load. As long as this load current is within the range tolerable by the LM8261 (45mA sourcing and 65mA sinking for ±5V supplies), the output will settle to its final value within less than 2µs.





#### **OUTPUT SHORT CIRCUIT CURRENT AND DISSIPATION ISSUES**

The LM8261 output stage is designed for maximum output current capability. Even though momentary output shorts to ground and either supply can be tolerated at all operating voltages, longer lasting short conditions can cause the junction temperature to rise beyond the absolute maximum rating of the device, especially at higher supply voltage conditions. Below supply voltage of 6V, output short circuit condition can be tolerated indefinitely.

With the Op Amp tied to a load, the device power dissipation consists of the quiescent power due to the supply current flow into the device, in addition to power dissipation due to the load current. The load portion of the power itself could include an average value (due to a DC load current) and an AC component. DC load current would flow if there is an output voltage

offset, or the output AC average current is non-zero, or if the Op Amp operates in a single supply application where the output is maintained somewhere in the range of linear operation. Therefore:

$$
P_{\text{TOTAL}} = P_{\text{Q}} + P_{\text{DC}} + P_{\text{AC}}
$$
  
\n
$$
P_{\text{Q}} = I_{\text{S}} \cdot V_{\text{S}}
$$
  
\n
$$
P_{\text{DC}} = I_{\text{O}} \cdot (V_{\text{R}} \cdot V_{\text{O}})
$$
  
\n
$$
P_{\text{AC}} = \text{See Table 1 below}
$$
  
\n
$$
P_{\text{AC}} = \text{See Table 1 below}
$$
  
\n
$$
P_{\text{AC}} = \text{See Table 2}
$$
  
\n
$$
P_{\text{AC}} = \text{See Table 3}
$$
  
\n
$$
P_{\text{AC}} = \text{See Table 4}
$$
  
\n
$$
P_{\text{AC}} = \text{See Table 5}
$$

where:

I<sub>S</sub>: Supply Current

V<sub>S</sub>: Total Supply Voltage (V+ - V<sup>-</sup>)

I<sub>O</sub>: Average load current

V<sub>O</sub>: Average Output Voltage

V<sub>R</sub>: V+ for sourcing and V− for sinking current

*Table 1* below shows the maximum AC component of the load power dissipated by the Op Amp for standard Sinusoidal, Triangular, and Square Waveforms:

**TABLE 1. Normalized AC Power Dissipated in the Output Stage for Standard Waveforms**

| $P_{AC}$ (W. $Q/V^2$ ) |                       |                       |
|------------------------|-----------------------|-----------------------|
| Sinusoidal             | Triangular            | Square                |
| $50.7 \times 10^{-3}$  | $46.9 \times 10^{-3}$ | $62.5 \times 10^{-3}$ |

The table entries are normalized to  $\mathrm{V_{S}}^{2/} \mathrm{R_{L}}$ . To figure out the AC load current component of power dissipation, simply multiply the table entry corresponding to the output waveform by the factor V<sub>S</sub><sup>2/</sup> R<sub>L</sub>. For example, with ±15V supplies, a 600Ω load, and triangular waveform power dissipation in the output stage is calculated as:

P<sub>AC</sub>= (46.9 x 10<sup>-3</sup>) · [30<sup>2</sup>/600]= 70.4mW

### **Other Application Hints**

The use of supply decoupling is mandatory in most applications. As with most relatively high speed/high output current Op Amps, best results are achieved when each supply line is decoupled with two capacitors; a small value ceramic capacitor (∼0.01µF) placed very close to the supply lead in addition to a large value Tantalum or Aluminum  $(> 4.7 \mu F)$ . The large

**LM8261**

capacitor can be shared by more than one device if necessary. The small ceramic capacitor maintains low supply impedance at high frequencies while the large capacitor will act as the charge "bucket" for fast load current spikes at the Op Amp output. The combination of these capacitors will provide supply decoupling and will help keep the Op Amp oscillation free under any load.

#### **LM8261 ADVANTAGES**

Compared to other Rail-to-Rail Input/Output devices, the LM8261 offers several advantages such as:

- Improved cross over distortion.
- Nearly constant supply current throughout the output voltage swing range and close to either rail.
- Consistent stability performance for all input/output voltage and current conditions.
- Nearly constant Unity gain frequency ( $f_{u}$ ) and Phase Margin (Phi<sub>m</sub>) for all operating supplies and load conditions.
- No output phase reversal under input overload condition.



# **Notes**



**For more National Semiconductor product information and proven design tools, visit the following Web sites at:**

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

**NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION.** As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2009 National Semiconductor Corporation

For the most current product information visit us at www.national.com



**National Semiconductor Americas Technical Support Center** Email: support@nsc.com Tel: 1-800-272-9959

**National Semiconductor Europe Technical Support Center** Email: europe.support@nsc.com

**National Semiconductor Asia Pacific Technical Support Center** Email: ap.support@nsc.com

**National Semiconductor Japan Technical Support Center** Email: jpn.feedback@nsc.com