

**DESCRIPTION** Single/Dual 180MHz, 350V/µs Rail-to-Rail Input and Output Low Distortion Op Amps

The LT®1809/LT1810 are single/dual low distortion rail-torail input and output op amps with a 350V/μs slew rate. These amplifiers have a  $-3$ dB bandwidth of 320MHz at unity-gain, a gain-bandwidth product of 180MHz ( $A_V \ge 10$ ) and an 85mA output current to fit the needs of low voltage,

The LT1809/LT1810 have an input range that includes both supply rails and an output that swings within 20mV of either supply rail to maximize the signal dynamic range

The LT1809/LT1810 have very low distortion (–90dBc) up to 5MHz that allows them to be used in high performance

The LT1809/LT1810 maintain their performance for supplies from 2.5V to 12.6V and are specified at 3V, 5V and  $\pm 5V$ supplies. The inputs can be driven beyond the supplies

The LT1809 is available in the 8-pin SO package with the standard op amp pinout and the 6-pin SOT-23 package. The LT1810 features the standard dual op amp pinout and is available in 8-pin SO and MSOP packages. These devices can be used as a plug-in replacement for many op amps

without damage or phase reversal of the output.

to improve input/output range and performance.

high performance signal conditioning systems.

in low supply applications.

data acquisition systems.

## **FEATURES**

- $\blacksquare$  -3dB Bandwidth: 320MHz,  $A_V = 1$
- Gain-Bandwidth Product: 180MHz, A<sub>V</sub> ≥ 10<br>■ Slew Bate: 350V/us
- <sup>n</sup> **Slew Rate: 350V/μs**
- Wide Supply Range: 2.5V to 12.6V
- <sup>n</sup> **Large Output Current: 85mA**
- <sup>n</sup> **Low Distortion, 5MHz: –90dBc**
- Input Common Mode Range Includes Both Rails
- Output Swings Rail-to-Rail
- Input Offset Voltage, Rail-to-Rail: 2.5mV Max
- Common Mode Rejection: 89dB Typ
- Power Supply Rejection: 87dB Typ
- Open-Loop Gain: 100V/mV Typ
- Shutdown Pin: LT1809
- Single in 8-Pin SO and 6-Pin SOT-23 Packages
- Dual in 8-Pin SO and MSOP Packages
- **Derating Temperature Range:**  $-40^{\circ}$ **C to 85** $^{\circ}$ **C**
- Low Profile (1mm) SOT-23 (ThinSOT™) Package

## **APPLICATIONS**

- Driving A/D Converters
- **E** Low Voltage Signal Processing
- $\blacksquare$  Active Filters
- Rail-to-Rail Buffer Amplifiers
- Video Line Driver

 $\mathcal{I}$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. ThinSOT is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## **Distortion vs Frequency**







#### **ABSOLUTE MAXIMUM RATINGS (Note 1)**





## **PIN CONFIGURATION**



## **ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



## **ELECTRICAL CHARACTERISTICS**  $T_A = 25^\circ \text{C}$ .  $V_S = 5V$ , 0V;  $V_S = 3V$ , 0V;  $V_{\overline{SHDN}} =$  open;  $V_{\text{CM}} = V_{\text{OUT}} =$  half supply,

**unless otherwise noted.**





## **ELECTRICAL CHARACTERISTICS**  $T_A = 25^\circ \text{C}$ .  $V_S = 5V$ , 0V;  $V_S = 3V$ , 0V;  $V_{\overline{SHDN}} =$  open;  $V_{CM} = V_{OUT} =$  half supply,

**unless otherwise noted.**









**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the 0°C ≤ T<sub>A</sub> ≤ 70°C **temperature range. VS = 5V, 0V; VS = 3V, 0V; VSHDN = open; VCM = VOUT = half supply, unless otherwise noted.**

| <b>SYMBOL</b>           | <b>PARAMETER</b>                   | <b>CONDITIONS</b>                                                                      |           | MIN         | <b>TYP</b>       | <b>MAX</b>        | <b>UNITS</b>   |
|-------------------------|------------------------------------|----------------------------------------------------------------------------------------|-----------|-------------|------------------|-------------------|----------------|
| V <sub>OH</sub>         | Output Voltage Swing HIGH (Note 7) | No Load<br>I <sub>SOURCE</sub> = 5mA<br>$I_{\text{SOURCE}} = 25 \text{mA}$             | 0         |             | 50<br>110<br>370 | 120<br>220<br>700 | mV<br>mV<br>mV |
| $I_{SC}$                | <b>Short-Circuit Current</b>       | $V_S = 5V$<br>$V_S = 3V$                                                               | 0         | ±40<br>±30  | ±75<br>±65       |                   | mA<br>mA       |
| $\mathsf{I}_\mathsf{S}$ | Supply Current per Amplifier       |                                                                                        | $\bullet$ |             | 15               | 20                | mA             |
|                         | Supply Current, Shutdown           | $V_S = 5V$ , $V_{\overline{SHDN}} = 0.3V$<br>$V_S = 3V$ , $V_{\overline{SHDN}} = 0.3V$ |           |             | 0.58<br>0.35     | 1.4<br>1.1        | mA<br>mA       |
| <b>I</b> SHDN           | <b>SHDN</b> Pin Current            | $V_S = 5V$ , $V_{\overline{SHDN}} = 0.3V$<br>$V_S = 3V$ , $V_{\overline{SHDN}} = 0.3V$ | 0<br>œ    |             | 420<br>220       | 850<br>550        | μA<br>μA       |
|                         | Output Leakage Current, Shutdown   | $V_{SHDN} = 0.3V$                                                                      | 0         |             | 2                |                   | μA             |
| $\mathsf{V}_\mathsf{L}$ | <b>SHDN</b> Pin Input Voltage Low  |                                                                                        | ●         |             |                  | 0.3               | V              |
| $V_H$                   | <b>SHDN</b> Pin Input Voltage High |                                                                                        | $\bullet$ | $V_S - 0.5$ |                  |                   | V              |
| $t_{ON}$                | Turn-On Time                       | $V_{\overline{\text{SHDN}}}$ = 0.3V to 4.5V, R <sub>L</sub> = 100                      | $\bullet$ |             | 80               |                   | ns             |
| $t_{OFF}$               | Turn-Off Time                      | $V_{\overline{\text{SHDN}}}$ = 4.5V to 0.3V, R <sub>1</sub> = 100                      | $\bullet$ |             | 50               |                   | ns             |
| GBW                     | <b>Gain-Bandwidth Product</b>      | Frequency = 2MHz                                                                       | 0         |             | 145              |                   | <b>MHz</b>     |
| <b>SR</b>               | <b>Slew Rate</b>                   | $V_S = 5V$ , $A_V = -1$ , $R_1 = 1k$ , $V_O = 4V_{P-P}$                                |           |             | 250              |                   | $V/\mu s$      |
| <b>FPBW</b>             | <b>Full Power Bandwidth</b>        | $V_S = 5V$ , $V_{OIII} = 4V_{P-P}$                                                     |           |             | 20               |                   | <b>MHz</b>     |

The ● denotes the specifications which apply over the –40°C ≤ T<sub>A</sub> ≤ 85°C temperature range. V<sub>S</sub> = 5V, 0V; V<sub>S</sub> = 3V, 0V; V<sub>SHDN</sub> = open; **VCM = VOUT = half supply, unless otherwise noted. (Note 5)**





## **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the –40°C ≤ T<sub>A</sub> ≤ 85°C

temperature range. V<sub>S</sub> = 5V, OV; V<sub>S</sub> = 3V, OV; V<sub>SHDN</sub> = open; V<sub>CM</sub> = V<sub>OUT</sub> = half supply, unless otherwise noted. (Note 5)



## $T_A = 25^{\circ}\text{C}$ .  $V_S = \pm 5\text{V}$ ,  $V_{\overline{\text{SHDN}}} =$  open,  $V_{\text{CM}} = 0\text{V}$ ,  $V_{\text{OUT}} = 0\text{V}$ , unless otherwise noted.





## **ELECTRICAL CHARACTERISTICS**

**TA = 25°C. VS = ±5V, VSHDN = open, VCM = 0V, VOUT = 0V, unless otherwise noted.**



7

#### **ELEL INILITE LATINITE I CIVID I ILD** The  $\bullet$  denotes the specifications which apply over the 0°C ≤ T<sub>A</sub> ≤ 70°C **ELECTRICAL CHARACTERISTICS**

temperature range. V<sub>S</sub> = ±5V, V<sub>SHDN</sub> = open, V<sub>CM</sub> = 0V, V<sub>OUT</sub> = 0V, unless otherwise noted.





#### **THE CONDUCT STATIST CONDITIONS The**  $\bullet$  **denotes the specifications which apply over the –40°C ≤ T<sub>A</sub> ≤ 85°C ELECTRICAL CHARACTERISTICS**

temperature range. V<sub>S</sub> = ±5V, V<sub>SHDN</sub> = open, V<sub>CM</sub> = 0V, V<sub>OUT</sub> = 0V, unless otherwise noted. (Note 5)





## **ELECTRICAL CHARACTERISTICS**

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The inputs are protected by back-to-back diodes. If the differential input voltage exceeds 1.4V, the input current should be limited to less than 10mA.

**Note 3:** A heat sink may be required to keep the junction temperature below the absolute maximum rating when the output is shorted indefinitely.

**Note 4:** The LT1809C/LT1809I and LT1810C/LT1810I are guaranteed functional over the operating temperature range of  $-40^{\circ}$ C and 85 $^{\circ}$ C.

**Note 5:** The LT1809C/LT1810C are guaranteed to meet specified performance from 0°C to 70°C. The LT1809C/LT1810C are designed, characterized and expected to meet specified performance from  $-40^{\circ}$ C to 85°C but are not tested or QA sampled at these temperatures. The LT1809I/LT1810I are guaranteed to meet specified performance from –40°C to 85°C.

**Note 6:** Minimum supply voltage is guaranteed by power supply rejection ratio test.

**Note 7:** Output voltage swings are measured between the output and power supply rails.

**Note 8:** This parameter is not 100% tested.

**Note 9:** Thermal resistance varies depending upon the amount of PC board metal attached to the V<sup>-</sup> pin of the device.  $\theta_{\text{JA}}$  is specified for a certain amount of 2oz of copper metal trace connecting to the V– pin as described in the thermal resistance tables in the Applications Information section. **Note 10:** Matching parameters are the difference between the two

amplifiers of the LT1810.





## **TYPICAL PERFORMANCE CHARACTERISTICS**







**Supply Current vs Supply Voltage**



OFFSET VOLTAGE (mV) 1.0 OFFSET VOLTAGE (mV) 0.5 0 –0.5 –1.0 –1.5 0

**Offset Voltage vs Input Common Mode**

1809 G05



**Input Bias Current vs Common Mode Voltage**



**Output Saturation Voltage vs Load Current (Output High)**











11

# **TYPICAL PERFORMANCE CHARACTERISTICS**



12



## **TYPICAL PERFORMANCE CHARACTERISTICS**





13

## **TYPICAL PERFORMANCE CHARACTERISTICS**





## **TYPICAL PERFORMANCE CHARACTERISTICS**





#### **±5V Large-Signal Response ±5V Small-Signal Response 5V Large-Signal Response**











#### **5V Small-Signal Response Output Overdriven Recovery Shutdown Response**





**CYLINEAR** 

## **APPLICATIONS INFORMATION**

### **Rail-to-Rail Characteristics**

The LT1809/LT1810 have an input and output signal range that includes both negative and positive power supply. Figure 1 depicts a simplified schematic of the amplifier. The input stage is comprised of two differential amplifiers, a PNP stage Q1/Q2 and a NPN stage Q3/Q4 that are active over different ranges of common mode input voltage. The PNP differential pair is active for common mode voltages between the negative supply to approximately 1.5V below the positive supply. As the input voltage moves closer toward the positive supply, the transistor Q5 will steer the tail current  $I_1$  to the current mirror Q6/Q7, activating the NPN differential pair and causing the PNP pair to become inactive for the rest of the input common mode range up to the positive supply.

A pair of complementary common emitter stages Q14/Q15 form the output stage, enabling the output to swing from rail-to-rail. The capacitors C1 and C2 form the local feedback loops that lower the output impedance at high frequency. These devices are fabricated on Linear Technology's proprietary high speed complementary bipolar process.

## **Power Dissipation**

The LT1809/LT1810 amplifiers combine high speed with large output current in a small package, so there is a need to ensure that the die's junction temperature does not exceed 150°C. The LT1809 is housed in an SO-8 package or a 6-lead SOT-23 package and the LT1810 is in an SO-8 or 8-lead MSOP package. All packages have the  $V^-$  supply pin fused to the lead frame to enhance the thermal conductance when connecting to a ground plane or a large metal trace. Metal trace and plated through-holes can be used to spread the heat generated by the device to the backside of the PC board. For example, on a 3/32" FR-4 board with 2oz copper, a total of 660 square millimeters connected to Pin 4 of LT1810 in an SO-8 package (330 square millimeters on each side of the PC board) will bring the thermal resistance,  $θ_{JA}$ , to about 85°C/W. Without extra metal trace connected to the V– pin to provide a heat sink, the thermal resistance will be around 105°C/W. More information on thermal resistance for all packages with various metal areas connecting to the  $V^-$  pin is provided in Tables 1, 2 and 3 for thermal consideration.



**Figure 1. LT1809 Simplified Schematic Diagram** 



# **APPLICATIONS INFORMATION**



#### **Table 1. LT1809 6-Lead SOT-23 Package**

Device is mounted on topside.

#### **Table 2. LT1809/LT1810 SO-8 Package**



Device is mounted on topside.

#### **Table 3. LT1810 8-Lead MSOP Package**



Device is mounted on topside.

Junction temperature  $T_{\text{J}}$  is calculated from the ambient temperature  $T_A$  and power dissipation  $P_D$  as follows:

$$
T_J = T_A + (P_D \bullet \theta_{JA})
$$

The power dissipation in the IC is the function of the supply voltage, output voltage and the load resistance. For a given supply voltage, the worst-case power dissipation  $P_{D(MAX)}$  occurs at the maximum supply current with the output voltage at half of either supply voltage (or the maximum swing is less than 1/2 the supply voltage).  $P_{D(MAX)}$  is given by:

$$
P_{D(MAX)} = (V_S \cdot I_{S(MAX)}) + (V_S/2)^2/R_L
$$

Example: An LT1810 in SO-8 mounted on a 2500mm2 area of PC board without any extra heat spreading plane connected to its V– pin has a thermal resistance of 105°C/W,  $\theta$ <sub>JA</sub>. Operating on  $\pm$  5V supplies with both amplifiers simultaneously driving 50 $\Omega$  loads, the worst-case power dissipation is given by:

$$
P_{D(MAX)} = 2 \cdot (10 \cdot 25mA) + 2 \cdot (2.5)^{2}/50
$$

$$
= 0.5 + 0.250 = 0.750W
$$

The maximum ambient temperature that the part is allowed to operate is:

$$
T_A = T_J - (P_{D(MAX)} \cdot 105^{\circ} C/W)
$$
  
= 150^{\circ}C - (0.750W \cdot 105^{\circ} C/W) = 71^{\circ}C

To operate the device at higher ambient temperature, connect more metal area to the  $V^-$  pin to reduce the thermal resistance of the package as indicated in Table 2.

#### **Input Offset Voltage**

The offset voltage will change depending upon which input stage is active and the maximum offset voltage is guaranteed to be less than 3mV. The change of  $V_{OS}$  over the entire input common mode range (CMRR) is less than 2.5mV on a single 5V and 3V supply.

#### **Input Bias Current**

The input bias current polarity depends upon a given input common voltage at whichever input stage is operating. When the PNP input stage is active, the input bias currents flow out of the input pins and flow into the input pins when the NPN input stage is activated. Because the input offset current is less than the input bias current, matching the source resistances at the input pin will reduce total offset error.

### **Output**

The LT1809/LT1810 can deliver a large output current, so the short-circuit current limit is set around 90mA to prevent damage to the device. Attention must be paid to keep the junction temperature of the IC below the absolute maximum rating of 150°C (refer to the Power Dissipation section) when the output is continuously short-circuited.



## **APPLICATIONS INFORMATION**

The output of the amplifier has reverse-biased diodes connected to each supply. If the output is forced beyond either supply, unlimited current will flow through these diodes. If the current is transient and limited to several hundred milliamps, no damage to the device will occur.

#### **Overdrive Protection**

When the input voltage exceeds the power supplies, two pairs of crossing diodes, D1 to D4, will prevent the output from reversing polarity. If the input voltage exceeds either power supply by 700mV, diodes D1/D2 or D3/D4 will turn on, keeping the output at the proper polarity. For the phase reversal protection to perform properly, the input current must be limited to less than 5mA. If the amplifier is severely overdriven, an external resistor should be used to limit the overdrive current.

The LT1809/LT1810's input stages are also protected against differential input voltages of 1.4V or higher by back-to-back diodes, D5/D8, that prevent the emitterbase breakdown of the input transistors. The current in these diodes should be limited to less than 10mA when they are active. The worst-case differential input voltage usually occurs when the input is driven while the output is shorted to ground in a unity-gain configuration. In addition, the amplifier is protected against ESD strikes up to 3kV on all pins by a pair of protection diodes on each pin that are connected to the power supplies as shown in Figure 1.

### **Capacitive Load**

The LT1809/LT1810 is optimized for high bandwidth and low distortion applications. It can drive a capacitive load about 20pF in a unity-gain configuration and more with higher gain. When driving a larger capacitive load, a resistor of 10 $\Omega$  to 50 $\Omega$  should be connected between the output and the capacitive load to avoid ringing or oscillation. The feedback should still be taken from the output so that the resistor will isolate the capacitive load to ensure stability. Graphs on capacitive loads indicate the transient response of the amplifier when driving capacitive load with a specified series resistor.

## **Feedback Components**

When feedback resistors are used to set up gain, care must be taken to ensure that the pole formed by the feedback resistors and the total capacitance at the inverting input does not degrade stability. For instance, the LT1809 in a noninverting gain of 2, set up with two 1k resistors and a capacitance of 3pF (device plus PC board), will probably ring in transient response. The pole that is formed at 106MHz will reduce phase margin by 34 degrees when the crossover frequency of the amplifier is around 70MHz. A capacitor of 3pF or higher connected across the feedback resistor will eliminate any ringing or oscillation.

## **SHDN Pin**

The LT1809 has a  $\overline{\text{SHDN}}$  pin to reduce the supply current to less than 1.25mA. When the SHDN pin is pulled low, it will generate a signal to power down the device. If the pin is left unconnected, an internal pull-up resistor of 10k will keep the part fully operating as shown in Figure 1. The output will be high impedance during shutdown, and the turn-on and turn-off time is less than 100ns. Because the inputs are protected by a pair of back-to-back diodes, the input signal will feed through to the output during shutdown mode if the amplitude of signal between the inputs is larger than 1.4V.



## **TYPICAL APPLICATIONS**

## **Driving A/D Converters**

The LT1809/LT1810 have a 27ns settling time to 0.1% of a 2V step signal and 20 $\Omega$  output impedance at 100MHz making it ideal for driving high speed A/D converters. With the rail-to-rail input and output and low supply voltage operation, the LT1809 is also desirable for single supply applications. As shown in Figure 2, the LT1809 drives a 10Msps, 12-bit ADC, the LTC1420. The lowpass filter, R3 and C1, reduces the noise and distortion products that might come from the input signal. High quality capacitors

and resistors, an NPO chip capacitor and metal-film surface mount resistors, should be used since these components can add to distortion. The voltage glitch of the converter, due to its sampling nature, is buffered by the LT1809 and the ability of the amplifier to settle it quickly will affect the spurious-free dynamic range of the system. Figure 2 to Figure 7 depict the LT1809 driving the LTC1420 at different configurations and voltage supplies. The FFT responses show better than 90dB of SFDR for  $a \pm 5V$  supply, and 80dB on a 5V single supply for the 1.394MHz signal.





**Figure 2. Noninverting A/D Driver Figure 3. 4096 Point FFT Response**







**Figure 4. Inverting A/D Driver Figure 5. 4096 Point FFT Response**

## **TYPICAL APPLICATIONS**





**Figure 6. Single Supply A/D Driver Figure 7. 4096 Point FFT Response**





**Figure 8. 5V Single Supply Video Line Driver Figure 9. Video Line Driver Frequency Response**

#### **Single Supply Video Line Driver**

The LT1809 is a wideband rail-to-rail op amp with a large output current that allows it to drive video signals in low supply applications. Figure 8 depicts a single supply video line driver with AC coupling to minimize the quiescent power dissipation. Resistors R1 and R2 are used to level-shift the input and output to provide the largest signal swing. A gain of 2 is set up with R3 and R4 to restore the signal at  $V_{\text{OUT}}$ , which is attenuated by 6dB due to the matching of the  $75\Omega$  line with the back-terminated

resistor, R5. The back termination will eliminate any reflection of the signal that comes from the load. The input termination resistor,  $R_T$ , is optional—it is used only if matching of the incoming line is necessary. The values of C1, C2 and C3 are selected to minimize the droop of the luminance signal. In some less stringent requirements, the value of capacitors could be reduced. The –3dB bandwidth of the driver is about 95MHz on 5V supply and the amount of peaking will vary upon the value of capacitor C4.





## **PACKAGE DESCRIPTION**



#### **MS8 Package 8-Lead Plastic MSOP** (Reference LTC DWG # 05-08-1660 Rev F)

1. DIMENSIONS IN MILLIMETER/(INCH)

2. DRAWING NOT TO SCALE

3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

 MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX







## **PACKAGE DESCRIPTION**



MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)

**S8 Package 8-Lead Plastic Small Outline (Narrow .150 Inch)** (Reference LTC DWG # 05-08-1610)



SO8 0303



23

## **TYPICAL APPLICATION**

### **Single 3V Supply, 4MHz, 4th Order Butterworth Filter**

Benefiting from a low voltage supply operation, low distortion and rail-to-rail output of LT1809, a low distortion filter that is suitable for antialiasing can be built as shown in Figure 10. On a 3V supply, the filter has a passband of  $4$ MHz with 2.5V<sub>P-P</sub> signal and a stopband that is greater than 70dB to frequency of 100MHz.



**Figure 10. Single 3V Supply, 4MHz, 4th Order Butterworth Filter**



**Figure 11. Filter Frequency Response**

## **RELATED PARTS**



LT 0709 REV A · PRINTED IN USA