# Lead (Pb) Free Product - RoHS Compliant 0.150" 4-Character 5 x 7 Dot Matrix Serial Input Alphanumeric Display Red HDSP2000LP Yellow HDSP2001LP High Efficiency Red HDSP2002LP Green HDSP2003LP # **DESCRIPTION** The HDSP200XLP are four digit 5 x 7 dot matrix serial input alphanumeric displays. The displays are available in red, yellow, high efficiency red, or bright green. The package is a standard twelve-pin DIP with a flat plastic lens. The display can be stacked horizontally or vertically to form messages of any length. The HDSP200XLP has two fourteen-bit CMOS shift registers with built-in row drivers. These shift registers drive twenty-eight rows and enable the design of customized fonts. Cascading multiple displays is possible because of the Data In and Data Out pins. Data In and Out are easily input with the clock signal and displayed in parallel on the row drivers. Data Out represents the output of the 7th bit of digit number four shift register The shift register is level triggered. The like columns of each character in a display cluster are tied to a single pin (see Block Diagram). High true data in the shift register enables the output current mirror driver stage associated with each row of LEDs in the 5 x 7 diode array. The TTL compatible $V_{\rm B}$ input may either be tied to $V_{\rm CC}$ for maximum display intensity or pulse width modulated to achieve intensity control and reduce power consumption. In the normal mode of operation, input data for digit four, column one is loaded into the seven on-board shift register locations one through seven. Column one data for digits 3, 2, and 1 is shifted into the display shift register locations. Then column one input is enabled for an appropriate period of time, T. A similar process is repeated for columns 2, 3, 4, and 5. If the decode time and load data time into the shift register is t, then with five columns, each column of the display is operating at a duty factor of: $$DF = \frac{T}{5(T+t)}$$ T+t, allotted to each display column, is generally chosen to provide the maximum duty factor consistent with the minimum refresh rate necessary to achieve a flicker free display. For most strobed display systems, each column of the display should be refreshed (turned on) at a minimum rate of 100 times per second. With columns to be addressed, this refresh rate then gives a value for the time T+t of: $1/[5 \times (100)] = 2.0$ msec. If the device is operated at 5.0 MHz clock rate maximum, it is possible to maintain t<T. For short display strings, the duty factor will then approach 20%. # **FEATURES** - Four 0.150" Dot Matrix Characters - Four Colors: Red, Yellow, High Efficiency Red, Green - Wide Viewing Angle: X Axis +50°, Y Axis +75° - Built-in CMOS Shift Registers with Constant Current LED Row Drivers - · Custom Fonts from Shift Registers - Easily Cascaded for Multiple Displays - TTL Compatible - · End Stackable - Extended Operating Temperature Range: -40°C to + 85°C - Categorized for Luminous Intensity - All Displays Color Matched - · Compact Plastic Package - 100% Burned-in and Tested # **Ordering Information** | Туре | Color of Emission | Character Height [inch] ([mm]) | Ordering Code | |------------|---------------------|--------------------------------|---------------| | HDSP2000LP | red | | Q68000A8131 | | HDSP2001LP | yellow | 0.450 (2.7) | Q68000A8304 | | HDSP2002LP | high efficiency red | 0.150 (3.7) | Q68000A8132 | | HDSP2003LP | green | | Q68000A8133 | #### **Package Outlines** Dimensions in mm (inch) 1 2 3 4 5 6 12 11 10 9 8 7 Part No. **EIA Date Code** (0.150)Luminous Intensity Code HDPS200XLP Z YYWW or Color Code for Yellow ▲ OSRAM 3.81 4.32 (0.170) Pin 1 Indicator 0.51 (0.020) ±0.08 (0.003) 0.3 (0.012) ±0.05 (0.002) 12 pl. 2.54 (0.100) ±0.13 (0.005) 7.24 (0.285) ±0.25 (0.010) 10 pl., non cum. 4.44 (0.175) ±0.13 (0.005) 2.11 (0.083) Pin **Function** Pin **Function** Column 1 Data Out 1 7 8.89 (0.350) 2 Column 2 8 $V_{\mathsf{B}}$ 3 Column 3 9 $V_{CC}$ 4 Column 4 10 Clock 5 Column 5 11 Ground 6 No Connection 12 Data In Tolerance: ±0.38 (0.015) IDOD5206 # **Maximum Ratings** | Parameter | Symbol | Value | Unit | |------------------------------------------------------------------|--------------|---------------------------|------| | Operating temperature range | $T_{\sf op}$ | - 40 <b>+</b> 85 | °C | | Storage temperature range | $T_{ m stg}$ | - 40 <b>+</b> 100 | °C | | DC Supply Voltage | $V_{\sf CC}$ | -0.5 to + 7.0 | V | | Inputs, Data Out and $V_{\rm B}$ | | -0.5 to $V_{\rm CC}$ +0.5 | V | | Column Input Voltage | $V_{COL}$ | -0.5 to + 6.0 | V | | Solder temperature 063" (1.59 mm) below seating plane, t < 5.0 s | $T_{S}$ | 260 | °C | | Allowable Power Dissipation at $T_A$ =25°C <sup>1)</sup> | | 0.86 | W | $<sup>^{1)}</sup>$ Maximum allowable dissipation is derived from $V_{\rm CC}\!\!=\!\!5.25$ V, $V_{\rm B}\!\!=\!\!2.4$ V, $V_{\rm COL}\!\!=\!\!3.5$ V, 20 LEDs on per character, 20% DF. # Maximum Allowable Power Dissipation vs. # **AC Electrical Characteristics** $(V_{CC}=4.75 \text{ to } 5.25 \text{ V}, T_{A}=-40^{\circ}\text{C to } 85^{\circ}\text{C})$ | Symbol | Description | Min. | Max. <sup>1)</sup> | Units | Fig. | |--------------------------------------|----------------------------------------|------|--------------------|-------|------| | $T_{\sf SETUP}$ | Setup Time | 50 | _ | ns | 1 | | $T_{HOLD}$ | Hold Time | 25 | _ | ns | 1 | | $T_{WL}$ | Clock Width Low | 75 | _ | ns | 1 | | $T_{WH}$ | Clock Width High | 75 | _ | ns | 1 | | F <sub>(CLK)</sub> | Clock<br>Frequency | 0 | 5.0 | MHz | 1 | | $T_{THL}, T_{TLH}$ | Clock Transition Time | _ | 200 | ns | 1 | | $T_{\mathrm{PHL},} T_{\mathrm{PLH}}$ | Propagation Delay<br>Clock to Data Out | _ | 125 | ns | 1 | $<sup>^{1)}\</sup>mathrm{V_{B}}$ Pulse Width Modulation Frequency—50 kHz (max). # **Timing Characteristics** # Peak Column Current vs. Column Voltage # **Recommended Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Units | |-------------------------------------------------------------------------|---------------------|------|------|------|-------| | Supply Voltage | V <sub>CC</sub> | 4.75 | 5.0 | 5.25 | V | | Data Out Current, Low State | I <sub>OL</sub> | _ | _ | 1.6 | mA | | Data Out Current, High State | I <sub>OH</sub> | -0.5 | _ | _ | mA | | Column Input Voltage, Column On HDSP2000LP <sup>1)</sup> | V <sub>COL</sub> | 2.4 | _ | 3.5 | V | | Column Input Voltage, Column On, HDSP2001LP/2002LP/2003LP <sup>1)</sup> | V <sub>COL</sub> | 2.75 | _ | 3.5 | V | | Setup Time | T <sub>SETUP</sub> | 70 | _ | _ | ns | | Hold Time | $T_{HOLD}$ | 30 | _ | _ | ns | | Width of Clock | $T_{\text{W(CLK)}}$ | 75 | _ | _ | ns | | Clock Frequency | $T_{CLK}$ | _ | _ | 5.0 | MHz | | Clock Transition Time | $T_{THL}$ | _ | _ | 200 | ns | $<sup>^{\</sup>rm 1)}\,{\rm See}$ Figure "Peak column current versus column voltage" on $\it page~3$ # Electrical characteristics (-40°C to +85°C, unless otherwise specified) | Description | Symbol | Min. | Typ. <sup>1)</sup> | Max. | Units | Test Conditions | | |----------------------------------------------------------------------------------------------------|------------------------------------|------|--------------------|------|-----------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | Supply Current (quiescent) | V <sub>CC</sub> | _ | 1 | 5 | mA | V <sub>B</sub> =0.4 V | V <sub>CC</sub> =5.25 V | | | | _ | 1 | 5 | mA | V <sub>B</sub> =2.4 V | V <sub>CLK</sub> =V <sub>DATA</sub> =2.4 V<br>All SR Stages=Logical 1 | | Supply Current (operating) | V <sub>CC</sub> | _ | 1.5 | 10.0 | mA | F <sub>CLK</sub> =5.0 MHz | | | Column Current at any Column Input <sup>2)</sup> | i <sub>COL</sub> (AII) | _ | _ | 10 | μA | V <sub>B</sub> =0.4 V | V <sub>CC</sub> =5.25 V | | | I <sub>COL</sub> | _ | 335 | 410 | mA | V <sub>B</sub> =2.4 V | V <sub>COL</sub> =3.5 V<br>All SR Stages=Logical 1 | | $V_{\rm B}$ , Clock or Data Input, Threshold Low $V_{\rm B}$ , Clock or Data Input, Threshold High | V <sub>IL</sub><br>V <sub>IH</sub> | 2.0 | _ | 0.8 | V<br>V | V <sub>CC</sub> = 4.75 V-5.25 V | | | Data Out Voltage | V <sub>OH</sub> | 2.4 | _ | _ | ٧ | I <sub>OH</sub> =−0.5 mA | V <sub>CC</sub> =4.75 V | | | V <sub>OL</sub> | _ | _ | 0.4 | ٧ | I <sub>OL</sub> =1.6 mA | $I_{COL}=0 \text{ mA}$ | | Input Current Logical 0, V <sub>B</sub> only | I <sub>IL</sub> | -30 | -110 | -300 | μA | V <sub>CC</sub> =4.75 V-5.25 | 5 V, V <sub>IL</sub> =0.8 V | | Input Current Logical 0 Data, Clock | I <sub>IL</sub> | _ | -1 | -10 | μA | 1 | | | Power Dissipation per Package <sup>2)</sup> | $P_{D}$ | _ | 0.4 | _ | W | $V_{\rm CC}$ =5.0, $V_{\rm COL}$ =3.5 V, 17.5% DF 15 LEDs on per character, $V_{\rm B}$ =2.4 V | | | Thermal Resistance IC Junction-to-Ambient | Rq <sub>J-A</sub> | _ | 85 | _ | °C/W/<br>Device | | | $<sup>^{1)}</sup>$ All typical values specified at $V_{\rm CC}{=}5.0$ V and $T_{\rm A}{=}25^{\circ}{\rm C}$ unless otherwise noted. $^{2)}$ See Figure "Peak column current versus column voltage" on page~3 2009-03-31 4 # **Optical Characteristics** #### Red HDSP2000LP | Description | Symbol | Min. | Typ. <sup>4)</sup> | Units | Test Conditions | |----------------------------------------------------------------------|------------------------|------|--------------------|-------|----------------------------------------------------------------------------------| | Peak Luminous Intensity per LED <sup>1) 3)</sup> (Character Average) | I <sub>Vpeak</sub> | 105 | 200 | μcd | $V_{\rm CC}$ =5.0 V, $V_{\rm COL}$ =3.5 V, $T_{\rm J}$ =25°C, $V_{\rm B}$ =2.4 V | | Peak Wavelength | $\lambda_{Vpeak}$ | _ | 655 | nm | _ | | Dominant Wavelength <sup>2)</sup> | $\lambda_{\text{dom}}$ | _ | 639 | nm | _ | #### Yellow HDSP2001LP | Description | Symbol | Min. | Typ. <sup>4)</sup> | Units | Test Conditions | |----------------------------------------------------------------------|------------------------|------|--------------------|-------|----------------------------------------------------------------------------------| | Peak Luminous Intensity per LED <sup>1) 3)</sup> (Character Average) | I <sub>Vpeak</sub> | 400 | 1140 | μcd | $V_{\rm CC}$ =5.0 V, $V_{\rm COL}$ =3.5 V, $T_{\rm J}$ =25°C, $V_{\rm B}$ =2.4 V | | Peak Wavelength | $\lambda_{Vpeak}$ | _ | 583 | nm | _ | | Dominant Wavelength <sup>2)</sup> | $\lambda_{\text{dom}}$ | _ | 585 | nm | _ | ### High Efficiency Red HDSP2002LP | Description | Symbol | Min. | Typ. <sup>4)</sup> | Units | Test Conditions | |----------------------------------------------------------------------|------------------------|------|--------------------|-------|----------------------------------------------------------------------------------| | Peak Luminous Intensity per LED <sup>1) 3)</sup> (Character Average) | I <sub>Vpeak</sub> | 400 | 1430 | μcd | $V_{\rm CC}$ =5.0 V, $V_{\rm COL}$ =3.5 V, $T_{\rm J}$ =25°C, $V_{\rm B}$ =2.4 V | | Peak Wavelength | $\lambda_{Vpeak}$ | _ | 635 | nm | _ | | Dominant Wavelength <sup>2)</sup> | $\lambda_{\text{dom}}$ | _ | 626 | nm | _ | # Green HDSP2003LP | Description | Symbol | Min. | Typ. <sup>4)</sup> | Units | Test Conditions | |----------------------------------------------------------------------|--------------------|------|--------------------|-------|----------------------------------------------------------------------------------| | Peak Luminous Intensity per LED <sup>1) 3)</sup> (Character Average) | I <sub>Vpeak</sub> | 650 | 1550 | μcd | $V_{\rm CC}$ =5.0 V, $V_{\rm COL}$ =3.5 V, $T_{\rm J}$ =25°C, $V_{\rm B}$ =2.4 V | | Peak Wavelength | $\lambda_{Vpeak}$ | _ | 565 | nm | _ | | Dominant Wavelength <sup>2)</sup> | $\lambda_{dom}$ | _ | 569 | nm | _ | # Notes: 2009-03-31 5 <sup>1)</sup> The displays are categorized for luminous intensity with the intensity category designated by a letter code on the bottom of the package. <sup>&</sup>lt;sup>2)</sup> Dominant wavelength (I<sub>dom</sub>) is derived from the CIE chromaticity diagram and represents the single wavelength which defines the color of the device. <sup>3)</sup> The luminous sterance of the LED may be calculated using the following relationships: L<sub>V</sub> (cd/m<sup>2</sup>)=I<sub>V</sub> (Candela)/A (Meter)<sup>2</sup> L<sub>V</sub> (Footlamberts)=p I<sub>V</sub> (Candela)/A (Foot)<sup>2</sup> HDSP2000LP, $A=5.58 \times 10^{-8} \text{ m}^2=6 \times 10^{-7} \text{ ft.}^2$ HDSP2001/2/3LP, A=7.8 x 10<sup>-8</sup>m<sup>2</sup>=8.4 x 10<sup>-7</sup>ft.<sup>2</sup> $<sup>^{\</sup>rm 4)}$ All typical values specified at $V_{\rm CC}{=}5.0$ V and $T_{\rm A}{=}25^{\circ}{\rm C}$ unless otherwise noted. **Block Diagram** # **Contrast Enhancement Filters** | Display Color | | Ambient Lighting | | | | | |----------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------|--|--|--| | | Dim | Moderate | Bright | | | | | Red<br>HDSP2000LP | Panelgraphic Dark Red 63<br>Panelgraphic Ruby Red 60<br>Chequers Red 118<br>Plexiglass 2423 | Polaroid HNCP37<br>3M Light Control Film<br>Panelgraphic Gray 10<br>Chequers Gray 105 | _ | | | | | Yellow<br>HDSP2001LP | Panelgraphic Yellow 27 | | Polaroid HNCP 10-Glass*<br>Marks Polarized MPC 30-25C** | | | | | HER<br>HDSP2002LP | Panelgraphic Ruby Red 60<br>Chequers Red 112 | | Polaroid HNCP 10-Glass*<br>Marks Polarized MPC 20-15C** | | | | | Green<br>HDSP20013P | Panelgraphic Green 48<br>Chequers Green 107 | | Polaroid HNCP 10-Glass*<br>Marks Polarized MPC 50-12C** | | | | # Note: 1. Optically coated circular polarized filters, such as Polaroid HNCP10. \*Polaroid Corp. 1 Upland Rd., Bldg. #2 Norwood, MA 02062 800/225-2770 \*\*Marks Polarized Corp. 25-B Jefryn Blvd. W Deer Park, NY 11729 516/242-1300 FAX 516/242-1347 Marks Polarized Corp. manufactures to MIL-1-45208 inspection system. # **General Quality Assurance Levels** Generic data available. #### **Thermal Considerations** The small alphanumeric displays are hybrid LED and CMOS assemblies that are designed for reliable operation in commercial, industrial, and military environments. Optimum reliability and optical performance will result when the junction temperature of the # Thermal Modeling HSDP200XLP consist of two driver ICs and four 5 x 7 LED matrixes. A thermal model of the display is shown in Figure "Thermal Model". It illustrates that the junction temperature of the semiconductor = junction self heating + the case temperature rise + the ambient temperature. Equation 1 shows this relationship. # **Thermal Model** See Equation 1 below. The junction rise within the LED is the product of the thermal impedance of an individual LED (37°C/W, DF=20%, F=200 Hz), times the forward voltage, $V_{\rm F(LED)}$ , and forward current $I_{\rm F}({\rm LED})$ , of 13 – 14.5 mA. This rise averages $T_{J(LED)}$ =1°C. The Table below shows the $V_{F(LED)}$ for the respective displays. | Model Number | VF | | | | | | |----------------|------|------|------|--|--|--| | | Min. | Тур. | Max. | | | | | HDSP2000LP | 1.6 | 1.7 | 2.0 | | | | | HSDP2001/2/3LP | 1.9 | 2.2 | 3.0 | | | | The junction rise within the LED driver IC is the combination of the power dissipated by the IC quiescent current and the 28 row driver current sinks. The IC junction rise is given in Equation 2. A thermal resistance of 28°C/W results in a typical junction rise of 6°C. See Equation 2 below. LEDs and CMOS ICs are kept as low as possible. #### Equation 3. $$P_{DISPLAY} = \frac{T_{J(MAX)} - T_{A}}{R_{\theta JC} + R_{\theta CA}}$$ dissipation is given in Equation 3. $$P_{DISPLAY} = 5V_{COL} I_{COL} (n/35) DF + V_{CC} I_{CC}$$ For ease of calculations the maximum allowable electrical operat- ing condition is dependent upon the aggregate thermal resistance of the LED matrixes and the two driver ICs. All of the thermal management calculations are based upon the parallel combination of these two networks which is 15°C/W. Maximum allowable power For further reference see Figures "Maximum Allowable Power Dissipation vs. Temperature" (page 3) and Figures from page 8 on. #### Key to equation symbols DF **Duty factor** Quiescent IC current $I_{CC}$ $I_{\rm COL}$ Column current Number of LEDs on in a 5 x 7 array $P_{CASE}$ Package power dissipation excluding LED under consideration $P_{COL}$ Power dissipation of a column PDISPLAY Power dissipation of the display $P_{\text{LED}}$ $R_{\text{qCA}}$ $R_{\text{qJC}}$ $T_{\text{A}}$ Power dissipation of a LED Thermal resistance case to ambient Thermal resistance junction to case Ambient temperature Junction temperature of an IC $T_{\text{J(LED)}}$ Junction temperature of a LED $T_{\rm J(MAX)}$ Maximum junction temperature IC voltage $V_{\rm CC}$ Column voltage Forward voltage of LED $V_{F(LED)}$ Thermal impedance junction to case $$T_{J(LED)} = P_{LED} Z_{\theta JC} + P_{CASE} (R_{\theta JC} + R_{\theta CA}) + T_A$$ $$T_{J(LED)} = [(I_{COL}/28)V_{F(LED)}Z_{\theta JC}] + [(n/35)I_{COL}DF(5V_{COL}) + V_{CC}I_{CC}] \cdot [R_{\theta JC} + R_{\theta CA}] + T_{A}$$ # Equation 2. $$T_{J(IC)} = P_{COL}(R_{\theta JC} + R_{\theta CA}) + T_{A}$$ $$T_{J(IC)} = [5(V_{COL} - V_{F(LED)}) \cdot (I_{COL}/2) \cdot (n/35)DF + V_{CC} \cdot I_{CC}] \cdot [R_{\theta JC} + R_{\theta CA}] + T_{A}$$ 2009-03-31 7 #### **Optical Considerations** The light output of the LEDs is inversely related to the LED diode's junction temperature as shown in Figure "Normalized Luminous Intensity vs. Junction Temperature". For optimum light output, keep the thermal resistance of the socket or PC board as low as possible # Normalized Luminous Intensity vs. Junction Temperature When mounted in a 10°C/W socket and operated at Absolute Maximum Electrical conditions, the HDSP200XLP will show an LED junction rise of 17°C. If $T_{\rm A}$ =40°C, then the LED's $T_{\rm J}$ will be 57°C. Under these conditions the following figure shows that the $I_{\rm V}$ will be 75% of its 25°C value. # Maximum LED Junction Temperature vs. Socket Thermal Resistance # **Maximum Package Power Dissipation** # **Package Power Dissipation** # **Maximum Character Power Dissipation** ### **Character Power Dissipation** ## **Soldering Considerations** The HDSP200xLP can be hand soldered using a grounded iron set to 260°C. The display is compatible with leadfree and tin/lead solder. Wave soldering is also possible following these conditions. Preheat does not exceed 93°C on the solder side of the PC board or a package surface temperature of 85°C. Water soluble organic acid flux (except carboxylic acid) or resin-based RMA flux without alcohol can be used. Wave temperature of 245°C +/-5°C with a dwell between 1.5 sec. to 3 sec. Exposure to the wave should not exceed temperatures above 260°C for five seconds at 0.063 inches below the seating plane. The packages should not be immersed in the wave. Revision History: 2009-03-31 Previous Version: 2008-09-03 | Page | Subjects (major changes since last revision) | Date of change | |------|----------------------------------------------|----------------| | all | Lead free device | 2006-01-23 | | | update of outline drawing | 2008-09-03 | | 2 | ordering code corrected | 2009-03-31 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # Cleaning the Displays IMPORTANT—Do not use cleaning agents containing alcohol of any type with this display. The least offensive cleaning solution is hot D.I. water (60°C) for less than 15 minutes. Addition of mild saponifiers is acceptable. Do not use commercial dishwasher detergents. For post solder cleaning use water or non-alcohol mixtures formulated for vapor cleaning processing or non-alcohol mixtures formulated for room temperature cleaning. Nonalcohol vapor cleaning processing for up to two minutes in vapors at boiling is permissible. For suggested solvents refer to Appnote 19 at www.osram-os.com Published by **OSRAM Opto Semiconductors GmbH** Leibnizstrasse 4, D-93055 Regensburg www.osram-os.com © All Rights Reserved. # Attention please! The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. Due to technical requirements components may contain dangerous substances. For information on the types in question please contact our Sales Organization. If printed or downloaded, please find the latest version in the Internet. Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport. For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs Components used in life-support devices or systems must be expressly authorized for such purpose! Critical components<sup>1)</sup> may only be used in life-support devices or systems<sup>2)</sup> with the express written approval of OSRAM OS. 1) A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or the effectiveness of that device or system. 2) Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health and the life of the user may be endangered. 2009-03-31 10